

# **Application Note: SA24403**

### High Efficiency Fast Response, 3.5A, 40V Input Synchronous Step Down Regulator

## **General Description**

The SA24403 develops a high efficiency synchronous step-down DC/DC converter capable of delivering 3.5A load current. The SA24403 operates over a wide input voltage range from 4.2V to 40V and integrates main switch and synchronous switch with very low  $R_{DS(ON)}$  to minimize the conduction loss.

The SA24403 adopts peak current control scheme. The switching frequency is adjustable from 300kHz to 2.2MHz using an external resistor. The device also features ultra low quiescent operating to achieve high efficiency under light load. And the internal soft-start limits inrush current during power on.

### **Ordering Information**



| Ordering Number | Package Type | Note |  |
|-----------------|--------------|------|--|
| SA24403FCA      | SO8E         |      |  |

### **Features**

- Low  $R_{DS(ON)}$  for Internal Switches (Top/Bottom):  $115/80m\Omega$
- 4.2-40V Input Voltage Range
- Internal Compensation
- Internal 1ms Soft-start Limits the Inrush Current
- Adjustable Switching Frequency Range: 300kHz to 2.2MHz
- 3.5A Output Current Capability
- $\pm 2\%$  0.6V Reference Over -40°C~125°C
- Cycle-by-cycle Peak Current Limitation
- Short Circuit Protection
- Thermal Shutdown and Auto Recovery
- RoHS Compliant and Halogen Free
- Compact Package: SO8E
- Automotive AEC- Q100 Grade 1 certified

# **Applications**

- Automotive
- Industrial
- High-Voltage DC/DC Converters

# **Typical Application**







Figure 2. Efficiency vs. Output Current



# **Pinout (Top View)**



**Top Mark: BTS**xyz (device code: BTS, x=year code, y=week code, z= lot number code)

| Pin Name | Pin Number | Pin Description                                                                                                                                                                            |
|----------|------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| BS       | 1          | Boot-strap pin. Supply high side gate driver. Connect a 0.1µF ceramic capacitor between the BS and the LX pin.                                                                             |
| LX       | 2          | Inductor pin. Connect this pin to the switching node of inductor.                                                                                                                          |
| IN       | 3          | Input pin. Decouple this pin to GND pin with at least a 4.7µF ceramic capacitor.                                                                                                           |
| EN       | 4          | Enable control. Pull high to turn on. Do not leave it floating.                                                                                                                            |
| FB       | 5          | Output feedback pin. Connect this pin to the center point of the output resistor divider (as shown in Figure 1) to program the output voltage: $V_{OUT}=0.6\times(1+R_1/R_2)$              |
| FS       | 6          | Frequency setting pin. Connect a resistor from this pin to GND to program the switching frequency.  The switching frequency equals to: $fsw(kHz) = 10^6/(9.3 \times R_{FS}(k\Omega) + 30)$ |
| GND      | 7          | Ground.                                                                                                                                                                                    |
| PG       | 8          | Power good indicator. Open drain output. Externally pulled high when $V_{\text{OUT}}$ is within regulation range. Otherwise, internally pulled low.                                        |

# **Block Diagram**



Figure3. Block diagram





| Absolute Maximum Ratings (Note 1)                |               |
|--------------------------------------------------|---------------|
| IN to GND                                        |               |
| LX, FB, EN, FS, PG to GND                        |               |
| BS-LX                                            | 4V            |
| Power Dissipation, $P_D$ @ $T_A = 25$ °C, SO8E   | 2.5W          |
| Package Thermal Resistance (Note 2)              |               |
| JA                                               | 40°C/W        |
| JC                                               | 12°C/W        |
| Junction Temperature Range                       |               |
| Lead Temperature (Soldering, 10 sec.)            | 260°C         |
| Storage Temperature Range                        | 65°C to 150°C |
| <b>Recommended Operating Conditions</b> (Note 3) |               |
| Supply Input Voltage                             | 4.2V to 40V   |
| Ambient Temperature Range                        | 40°C to 125°C |



# **Electrical Characteristics**

 $(V_{IN}=12V,\ T_J=-40^{\circ}C\ to\ +125^{\circ}C.$  Typical values are at  $T_J=25^{\circ}C,$  unless otherwise specified. The values are

guaranteed by test design or statistical correlation)

| Parameter Parameter             | Symbol               | Test Conditions                                             | Min   | Tun  | Max   | Unit             |  |
|---------------------------------|----------------------|-------------------------------------------------------------|-------|------|-------|------------------|--|
| Input Voltage Range             | V <sub>IN</sub>      | Test Collutions                                             | 4.2   | Тур  | 40    | V                |  |
|                                 |                      |                                                             | 1     | 2.0  |       |                  |  |
| Input UVLO Threshold            | V <sub>UVLO</sub>    |                                                             | 3.6   | 3.9  | 4.2   | V                |  |
| UVLO Hysteresis                 | $V_{HYS}$            | Y 0 Y Y 10 50 F 0 50 F                                      | 10    | 0.3  | 2.5   | V                |  |
|                                 | $I_Q$                | $I_{OUT}=0$ , $V_{FB}=V_{REF}\times 105\%$ , $T_{J}=25$ °C  | 10    | 18   | 25    | 4 .              |  |
| Quiescent Current               |                      | $I_{OUT}=0, V_{FB}=V_{REF} \times 105\%,$                   | 5     | 18   | 18 33 | μA               |  |
|                                 |                      | $T_{J} = -40^{\circ}\text{C} \sim 125^{\circ}\text{C}$      |       | - 10 |       |                  |  |
| Shutdown Current                | I <sub>SHDN</sub>    | EN=0, T <sub>J</sub> =25°C                                  |       |      | 1     | μA               |  |
| Shara wir Carrent               | -SHDIN               | $EN=0, T_{J}=-40^{\circ}C\sim125^{\circ}C$                  |       |      | 5     |                  |  |
| Feedback Reference Voltage      | $V_{REF}$            | $T_{J}=25^{\circ}C$                                         | 0.594 | 0.6  | 0.606 | - V              |  |
| Teedback Reference Voltage      | V REF                | $T_J = -40$ °C~125°C                                        | 0.588 | 0.6  | 0.612 |                  |  |
| FB Input Current                | $I_{FB}$             | $V_{FB} = 0.65 V$                                           | -50   |      | 50    | nA               |  |
| Top FET RON                     | R <sub>DS(ON)1</sub> |                                                             | 70    | 115  | 210   | mΩ               |  |
| Bottom FET RON                  | R <sub>DS(ON)2</sub> |                                                             | 45    | 80   | 135   | $m\Omega$        |  |
| Top FET Current Limit           | I <sub>LIM,TOP</sub> |                                                             | 4.4   | 5.5  | 6.6   | A                |  |
| EN High Threshold               | $V_{ENH}$            |                                                             | 1.08  | 1.2  | 1.32  | V                |  |
| EN Low Threshold                | $V_{\mathrm{ENL}}$   |                                                             | 0.9   | 1.0  | 1.1   | V                |  |
| Hiccup Duty Cycle               | D <sub>HICCUP</sub>  |                                                             |       | 12.5 |       | %                |  |
| Output Discharge Current        | I <sub>DIS</sub>     |                                                             |       | 45   |       | mA               |  |
| Oscillator Frequency Program    |                      | D 45 (1 260)                                                | 200   |      | 2200  | 1 77             |  |
| Range                           | $f_{OSC,RNG}$        | R <sub>FS</sub> =45.6k~360k                                 | 300   |      | 2200  | kHz              |  |
|                                 | $f_{OSC,ACC}$        | f <sub>OSC</sub> =2MHz, with R <sub>FS</sub> resistor of 1% | 100/  |      | 120/  | $f_{OSC}$        |  |
| Oscillator Frequency Accuracy   |                      | accuracy                                                    | -12%  |      | 12%   |                  |  |
| Output Under Voltage Protection |                      | ,                                                           |       |      |       |                  |  |
| Threshold                       | $V_{UVP}$            |                                                             |       | 33%  |       | $V_{REF}$        |  |
|                                 | $V_{PG}$             | V <sub>FB</sub> falling, PG from high to low                |       | 89%  |       | $V_{REF}$        |  |
|                                 |                      | V <sub>FB</sub> rising, PG from low to high                 |       | 93%  |       | $V_{REF}$        |  |
| Power Good Threshold            |                      | V <sub>FB</sub> rising, PG from high to low                 |       | 115% |       | V <sub>REF</sub> |  |
|                                 |                      | V <sub>FB</sub> falling, PG from low to high                |       | 113% |       | V <sub>REF</sub> |  |
|                                 | t <sub>PG F</sub>    | PG falling edge                                             |       | 10   |       | μs               |  |
| PG Delay                        | t <sub>PG R</sub>    | PG rising edge                                              |       | 150  |       | μs               |  |
| Power Good Output Low Voltage   | $V_{PG,LOW}$         | I <sub>PG LOW</sub> =10mA                                   |       | 130  | 0.7   | V                |  |
| Soft-start Time                 | t <sub>SS</sub>      | 1-rd_LOW 1011111                                            | 0.5   | 1    | 2     | ms               |  |
| Min ON Time                     | t <sub>ON,MIN</sub>  |                                                             | 0.5   | 90   |       | ns               |  |
| Min OFF Time                    | t <sub>OFF,MIN</sub> | f <sub>OSC</sub> =2MHz                                      | -     | 90   |       | ns               |  |
| Thermal Shutdown Temperature    | $T_{SD}$             | 1050-2141112                                                |       | 160  |       | °C               |  |
| Thermal Shutdown Hysteresis     |                      |                                                             |       | 20   |       | °C               |  |
| Thermal Shutdown Hysteresis     | $T_{SD,HYS}$         |                                                             |       | ∠0   | l     |                  |  |





**Note 1**: Stresses beyond the "Absolute Maximum Ratings" may cause permanent damage to the device. These are stress ratings only. Functional operation of the device at these or any other conditions beyond those indicated in the operational sections of the specification is not implied. Exposure to absolute maximum rating conditions for extended periods may affect device reliability.

**Note 2**:  $\theta_{JA}$  is measured in the natural convection at  $T_A = 25^{\circ}$ C on a two-layer Silergy demo board.

**Note 3:** The device is not guaranteed to function outside its operating conditions.

**Note 4:** High junction temperatures degrade operating lifetime. Operating lifetime is derated for junction temperatures greater than 125°C.



# **Typical Performance Characteristics**

 $(f_{SW}=500kHz, T_A=25^{\circ}C)$ 























### **Operation**

The SA24403 develops a high efficiency synchronous step-down DC/DC converter capable of delivering 3.5A load current. The SA24403 operates over a wide input voltage range from 4.2V to 40V and integrates main switch and synchronous switch with very low  $R_{DS(ON)}$  to minimize the conduction loss.

The SA24403 adopts peak current control scheme. The switching frequency is adjustable from 300kHz to 2.2MHz using an external resistor. The device also features ultra low quiescent operating to achieve high efficiency under light load. And the internal soft-start limits inrush current during power on.

## **Applications Information**

Because of the high integration in the SA24403, the application circuit based on this regulator is rather simple. Only input capacitor  $C_{\rm IN}$ , output capacitor  $C_{\rm OUT}$ , output inductor L and feedback resistors ( $R_1$  and  $R_2$ ) need to be selected for the targeted applications specifications.

#### Feedback Resistor Dividers R1 and R2:

Choose  $R_1$  and  $R_2$  to program the proper output voltage. To minimize the power consumption under light loads, it is desirable to choose large resistance values for both  $R_1$  and  $R_2$ . A value of between  $10k\Omega$  and  $1M\Omega$  is highly recommended for both resistors. If  $V_{OUT}$  is 3.3V,  $R_1{=}100k$  is chosen, then using following equation,  $R_2$  can be calculated to be 22.1k:

$$R_2 = \frac{0.6V}{V_{OUT} - 0.6V} \times R_1$$

$$QND$$

$$R_2 = \frac{0.6V_{FB}}{V_{OUT}} \times R_1$$

#### **Input Capacitor CIN:**

The ripple current through input capacitor is calculated as:

$$I_{\text{CIN\_RMS}} = I_{\text{OUT}} \times \sqrt{D(1-D)}$$
.

To minimize the potential noise problem, place a typical X5R or better grade ceramic capacitor really close to the IN and GND pins. Care should be taken to minimize the loop area formed by  $C_{\rm IN}$ , and IN/GND pins. In this case, a  $4.7\mu F$  low ESR ceramic capacitor is recommended.

#### **Output Capacitor Cout:**

The output capacitor is selected to handle the output ripple noise requirements. Both steady state ripple and transient requirements must be taken into consideration when selecting this capacitor. For the best performance, it is recommended to use an X5R or better grade ceramic capacitor greater than  $22\mu F$  capacitance.

#### **Output Inductor L:**

There are several considerations in choosing this inductor.

1) Choose the inductance to provide the desired ripple current. It is suggested to choose the ripple current to be about 40% of the maximum output current. The inductance is calculated as:

$$L = \frac{V_{\text{OUT}}(1 - V_{\text{OUT}}/V_{\text{IN,MAX}})}{f_{\text{SW}} \times I_{\text{OUT,MAX}} \times 40\%}$$

where fsw is the switching frequency and  $I_{\text{OUT,MAX}}$  is the maximum load current.

The SA24403 is quite tolerant of different ripple current amplitude. Consequently, the final choice of inductance can be slightly off the calculation value without significantly impacting the performance.

2) The saturation current rating of the inductor must be selected to be greater than the peak inductor current under full load conditions.

$$I_{SAT, \, MIN} > I_{OUT, \, MAX} + \frac{V_{OUT}(1 \text{-} V_{OUT}/V_{IN, MAX})}{2 \times f_{SW} \times L}$$

3) The DCR of the inductor and the core loss at the switching frequency must be low enough to achieve the desired efficiency requirement. It is desirable to choose an inductor with DCR<50m $\Omega$  to achieve a good overall efficiency.

#### **External Bootstrap Capacitor**

This capacitor provides the gate driver voltage for internal high side MOSEFET. A 100nF low ESR ceramic capacitor connected between the BS pin and the LX pin is recommended.







#### **Switching Frequency Setting:**

Connect a resistor from FS pin to GND to adjust the switching frequency. The switching frequency is adjustable from 300kHz to 2.2MHz. The switching frequency can be calculated by below equation:

$$fsw(kHz) = \frac{10^6}{9.3 \times R_{FS}(k\Omega) + 30}$$

Where  $R_{FS}$  is in  $k\Omega$ .

#### **Load Transient Considerations:**

The SA24403 integrates the compensation components to achieve good stability and fast transient responses. In some applications, adding a ceramic cap in parallel with R1 may further speed up the load transient response and it is recommended for applications with large load transient step requirements.



#### **Short-Circuit Protection:**

The SA24403 integrates hic-cup mode short circuit protection function. If the device V<sub>OUT</sub> drops below 33% of the set-point, the short-circuit protection mode will be initiated. The device will shut down for approximately 20ms, and then restart with a complete soft-start cycle that is approximately 2ms. If the short circuit condition remains another 'hiccup' cycle of shutdown and restart will continue indefinitely.

#### **Over-temperature Protection (OTP)**

The SA24403 includes over-temperature protection (OTP) circuitry to prevent overheating due to excessive power dissipation. This will shut down switching

operation when the junction temperature exceeds 160°C. Once the junction temperature cools down by approximately 20°C the IC will resume normal operation with a complete soft-start cycle. For continuous operation, provide adequate cooling so that the junction temperature does not exceed the OTP threshold.

#### **Layout Design:**

The layout design of the SA24403 regulator is relatively simple. For the best efficiency and minimum noise problem, we should place the following components close to the IC:  $C_{IN}$ , L,  $R_1$  and  $R_2$ .

- 1) It is desirable to maximize the PCB copper area connecting to GND pin to achieve the best thermal and noise performance. If the board space allowed, a ground plane is highly desirable.
- C<sub>IN</sub> must be close to the Pins IN and GND. The loop area formed by C<sub>IN</sub> and GND must be minimized.
- The PCB copper area associated with the LX pin must be minimized to avoid the potential noise problem.
- 4) The components R<sub>1</sub> and R<sub>2</sub> and the trace connecting to the FB pin must NOT be adjacent to the LX net on the PCB layout to avoid the noise problem.
- 5) If the system chip interfacing with the EN pin has a high impedance state at shutdown mode and the IN pin is connected directly to a power source such as a Li-Ion battery, it is desirable to add a pull-down  $1M\Omega$  resistor between the EN and GND pins to prevent the noise from falsely turning on the regulator at shutdown mode.





Figure 4. PCB Layout Suggestion



# **SO8E Package Outline & PCB Layout**



0.40-1.27 0.40-1.27

**Top view** 

**Side view** 



Front view



Recommended PCB Layout (Reference Only)

Notes: All dimension in millimeter and exclude mold flash & metal burr.



# **Taping & Reel Specification**

# 1. Taping orientation SO8E



Feeding direction →

# 2. Carrier Tape & Reel specification for packages



| Package types | Tape width (mm) | Pocket<br>pitch(mm) | Reel size<br>(Inch) | Trailer<br>length(mm) | Leader length (mm) | Qty per<br>reel |
|---------------|-----------------|---------------------|---------------------|-----------------------|--------------------|-----------------|
| SO8E          | 12              | 8                   | 13"                 | 400                   | 400                | 2500            |

# 3. Others: NA



#### IMPORTANT NOTICE

- 1. **Right to make changes.** Silergy and its subsidiaries (hereafter Silergy) reserve the right to change any information published in this document, including but not limited to circuitry, specification and/or product design, manufacturing or descriptions, at any time and without notice. This document supersedes and replaces all information supplied prior to the publication hereof. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete. All semiconductor products are sold subject to Silergy's standard terms and conditions of sale.
- 2. Applications. Application examples that are described herein for any of these products are for illustrative purposes only. Silergy makes no representation or warranty that such applications will be suitable for the specified use without further testing or modification. Buyers are responsible for the design and operation of their applications and products using Silergy products. Silergy or its subsidiaries assume no liability for any application assistance or designs of customer products. It is customer's sole responsibility to determine whether the Silergy product is suitable and fit for the customer's applications and products planned. To minimize the risks associated with customer's products and applications, customer should provide adequate design and operating safeguards. Customer represents and agrees that it has all the necessary expertise to create and implement safeguards which anticipate dangerous consequences of failures, monitor failures and their consequences, lessen the likelihood of failures that might cause harm and take appropriate remedial actions. Silergy assumes no liability related to any default, damage, costs or problem in the customer's applications or products, or the application or use by customer's third-party buyers. Customer will fully indemnify Silergy, its subsidiaries, and their representatives against any damages arising out of the use of any Silergy components in safety-critical applications. It is also buyers' sole responsibility to warrant and guarantee that any intellectual property rights of a third party are not infringed upon when integrating Silergy products into any application. Silergy assumes no responsibility for any said applications or for any use of any circuitry other than circuitry entirely embodied in a Silergy product.
- 3. **Limited warranty and liability.** Information furnished by Silergy in this document is believed to be accurate and reliable. However, Silergy makes no representation or warranty, expressed or implied, as to the accuracy or completeness of such information and shall have no liability for the consequences of use of such information. In no event shall Silergy be liable for any indirect, incidental, punitive, special or consequential damages, including but not limited to lost profits, lost savings, business interruption, costs related to the removal or replacement of any products or rework charges, whether or not such damages are based on tort or negligence, warranty, breach of contract or any other legal theory. Notwithstanding any damages that customer might incur for any reason whatsoever, Silergy' aggregate and cumulative liability towards customer for the products described herein shall be limited in accordance with the Standard Terms and Conditions of Sale of Silergy.
- 4. **Suitability for use.** Customer acknowledges and agrees that it is solely responsible for compliance with all legal, regulatory and safety-related requirements concerning its products, and any use of Silergy components in its applications, notwithstanding any applications-related information or support that may be provided by Silergy. Silergy products are not designed, authorized or warranted to be suitable for use in life support, life-critical or safety-critical systems or equipment, nor in applications where failure or malfunction of an Silergy product can reasonably be expected to result in personal injury, death or severe property or environmental damage. Silergy assumes no liability for inclusion and/or use of Silergy products in such equipment or applications and therefore such inclusion and/or use is at the customer's own risk.
- 5. **Terms and conditions of commercial sale**. Silergy products are sold subject to the standard terms and conditions of commercial sale, as published at http://www.silergy.com/stdterms, unless otherwise agreed in a valid written individual agreement specifically agreed to in writing by an authorized officer of Silergy. In case an individual agreement is concluded only the terms and conditions of the respective agreement shall apply. Silergy hereby expressly objects to and denies the application of any customer's general terms and conditions with regard to the purchase of Silergy products by the customer.
- 6. No offer to sell or license. Nothing in this document may be interpreted or construed as an offer to sell products that is open for acceptance or the grant, conveyance or implication of any license under any copyrights, patents or other industrial or intellectual property rights. Silergy makes no representation or warranty that any license, either express or implied, is granted under any patent right, copyright, mask work right, or other intellectual property right. Information published by Silergy regarding third-party products or services does not constitute a license to use such products or services or a warranty or endorsement thereof. Use of such information may require a license from a third party under the patents or other intellectual property of Silergy.

For more information, please visit: www.silergy.com  $\,$ 

© 2020 Silergy Corp.

All Rights Reserved.