www.ti.com

# LP3879 Micropower 800mA Low Noise "Ceramic Stable" Voltage Regulator for Low **Voltage Applications**

Check for Samples: LP3879

#### **FEATURES**

- Standard Output Voltage: 1.00V, 1.20V
- Custom Voltages Available from 1.0V to 1.2V (50 mV Increments)
- Input Voltage: 2.5 to 6V
- 1% Initial Output Accuracy
- **Designed for Use with Low ESR Ceramic Capacitors**
- **Very Low Output Noise**
- **Sense Option Improves Load Regulation**
- 8-Lead SO PowerPad and WSON Surface **Mount Packages**
- <10 µA Quiescent Current in Shutdown
- Low Ground Pin Current at all Loads
- **High Peak Current Capability**
- **Over-Temperature/Over-Current Protection**
- -40°C to +125°C Junction Temperature Range

## **APPLICATIONS**

- **ASIC Power Supplies In:** 
  - Desktops, Notebooks and Graphic Cards
  - Set Top Boxes, Printers and Copiers
- **DSP and FPGA Power Supplies**
- **SMPS Post-Regulator**
- **Medical Instrumentation**

#### DESCRIPTION

The LP3879 is a 800 mA fixed-output voltage regulator designed to provide high performance and low noise in applications requiring output voltages between 1.0V and 1.2V.

Using an optimized VIP (Vertically Integrated PNP) process, the LP3879 delivers superior performance:

Ground Pin Current: Typically 5.5 mA @ 800 mA load, and 200 µA @ 100 µA load.

Low Power Shutdown: The LP3879 draws less than 10 µA guiescent current when shutdown pin is pulled low.

Precision Output: Ensured output voltage accuracy is 1% at room temperature.

Low Noise: Broadband output noise is only 18 µV (typical) with 10 nF bypass capacitor.

Please be aware that an important notice concerning availability, standard warranty, and use in critical applications of Texas Instruments semiconductor products and disclaimers thereto appears at the end of this data sheet. All trademarks are the property of their respective owners.



## **Basic Application Circuit**



<sup>\*</sup>Capacitance values shown are minimum required to assure stability. Larger output capacitor provides improved dynamic response. Output capacitor must meet ESR requirements (see Application Information).

### **Connection Diagram**





Figure 1. Top View 8-Lead SO PowerPad See DDA0008B Package

Figure 2. Top View 8-Lead WSON See NGT0008A Package

#### **PIN DESCRIPTIONS**

| Pin                  | Name                | Function                                                                                                                                                                                                              |
|----------------------|---------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 1                    | BYPASS              | The capacitor connected between BYPASS and GROUND lowers output noise voltage level and is required for loop stability.                                                                                               |
| 2                    | N/C                 | DO NOT CONNECT. This pin is used for post package test and must be left floating.                                                                                                                                     |
| 3                    | GROUND              | Device ground.                                                                                                                                                                                                        |
| 4                    | INPUT               | Input source voltage.                                                                                                                                                                                                 |
| 5                    | OUTPUT              | Regulated output voltage.                                                                                                                                                                                             |
| 6                    | SENSE               | Remote Sense. Tie directly to output or remotely at point of load for best regulation.                                                                                                                                |
| 7                    | N/C                 | No internal connection.                                                                                                                                                                                               |
| 8                    | SHUTDOWN            | Output is enabled above turn-on threshold voltage. Pull down to turn off regulator output.                                                                                                                            |
| SO PowerPad,<br>WSON | SUBSTRATE<br>GROUND | The exposed die attach pad should be connected to a thermal pad at ground potential. For additional information on using Texas Instruments' Non Pull Back WSON package, please refer to WSON application note SNOA401 |



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

<sup>\*\*</sup>The Shutdown pin must be actively terminated (see Application Information). Tie to INPUT (Pin 4) if not used.



# Absolute Maximum Ratings (1)(2)

| Storage Temperature Range                | −65°C to +150°C         |
|------------------------------------------|-------------------------|
| Operating Junction Temperature Range     | -40°C to +125°C         |
| Lead Temperature (Soldering, 5 seconds)  | 260°C                   |
| ESD Rating <sup>(3)</sup>                | 2 kV                    |
| Shutdown Pin                             | 1kV                     |
| Power Dissipation (4)                    | Internally Limited      |
| Input Supply Voltage (Survival)          | -0.3V to +16V           |
| Input Supply Voltage (Typical Operating) | 2.5V to +6V             |
| SENSE Pin                                | -0.3V to +6V            |
| Output Voltage (Survival) <sup>(5)</sup> | -0.3V to +6V            |
| I <sub>OUT</sub> (Survival)              | Short Circuit Protected |
| Input-Output Voltage (Survival) (6)      | -0.3V to +16V           |

- (1) Absolute Maximum Ratings indicate limits beyond which damage to the component may occur. Electrical specifications do not apply when operating the device outside of its rated operating conditions.
- (2) If Military/Aerospace specified devices are required, please contact the Texas Instruments Sales Office/Distributors for availability and specifications.
- (3) ESD testing was performed using Human Body Model, a 100 pF capacitor discharged through a 1.5 kΩ resistor.
- (4) The maximum allowable power dissipation is a function of the maximum junction temperature, T<sub>J</sub>(MAX), the junction-to-ambient thermal resistance, θ<sub>J-A</sub>, and the ambient temperature, T<sub>A</sub>. The maximum allowable power dissipation at any ambient temperature is calculated
  - using:  $\theta_{J-A}$  The value of  $\theta_{J-A}$  for the WSON and SO PowerPad packages are specifically dependent on PCB trace area, trace material, and the number of layers and thermal vias. If a four layer board is used with maximum vias from the IC center to the heat dissipating copper layers, values of  $\theta_{J-A}$  which can be obtained are approximately 60°C/W for the SO PowerPad and 40°C/W for the WSON package. Exceeding the maximum allowable power dissipation will cause excessive die temperature, and the regulator will go into thermal shutdown.
- (5) If used in a dual-supply system where the regulator load is returned to a negative supply, the LP3879 output must be diode-clamped to ground.
- (6) The output PNP structure contains a diode between the V<sub>IN</sub> and V<sub>OUT</sub> terminals that is normally reverse-biased. Forcing the output above the input will turn on this diode and may induce a latch-up mode which can damage the part (see Application Hints).

Product Folder Links: LP3879



### **Electrical Characteristics**

Limits in standard typeface are for  $T_J$  = 25°C, and limits in **boldface type** apply over the temperature range of -40°C to 125°C. Limits are ensured through design, testing, or correlation. The limits are used to calculate the Average Outgoing Quality Level (AOQL). Unless otherwise specified:  $V_{IN}$  = 3.0V,  $V_{OUT}$  = 1V,  $I_L$  = 1 mA,  $C_{OUT}$  = 10  $\mu$ F,  $C_{IN}$  = 4.7  $\mu$ F,  $V_{S/D}$  = 2V,  $C_{BYPASS}$  = 10 nF.

| Symbol                                 | Parameter                                                          | Conditions                                                                    | Min <sup>(1)</sup>              | Typical <sup>(2)</sup> | Max <sup>(1)</sup> | Units             |  |
|----------------------------------------|--------------------------------------------------------------------|-------------------------------------------------------------------------------|---------------------------------|------------------------|--------------------|-------------------|--|
| Vo                                     |                                                                    |                                                                               | -1.0                            | 1.00                   | 1.0                |                   |  |
|                                        | Output Voltage Tolerance                                           | 1 mA ≤ I <sub>L</sub> ≤ 800 mA, 3.0V ≤ V <sub>IN</sub> ≤ 6V                   | -2.0<br><b>-3.0</b>             | 1.00                   | 2.0<br><b>3.0</b>  | %V <sub>nom</sub> |  |
| $\Delta V_{OUT}$                       | Output Voltage Line                                                |                                                                               |                                 |                        | 0.014              |                   |  |
| $\Delta V_{IN}$                        | Regulation                                                         | $3.0V \le V_{IN} \le 6V$                                                      |                                 | 0.007                  | 0.032              | %/V               |  |
|                                        |                                                                    | I <sub>L</sub> = 800 mA, V <sub>OUT</sub> ≥ V <sub>OUT(NOM)</sub> - 1%        |                                 | 2.5                    | 3.1                |                   |  |
| V <sub>IN</sub> (min)                  | Minimum Input Voltage<br>Required To Maintain<br>Output Regulation | $I_L = 800 \text{ mA}, V_{OUT} \ge V_{OUT(NOM)} - 1\%$<br>0 \le T_J \le 125°C |                                 | 2.5                    | 2.8                | V                 |  |
|                                        | Output Regulation                                                  | I <sub>L</sub> = 750 mA, V <sub>OUT</sub> ≥ V <sub>OUT(NOM)</sub> - 1%        |                                 | 2.5                    | 3.0                |                   |  |
| I <sub>GND</sub>                       |                                                                    | 1. 4004                                                                       |                                 |                        | 250                |                   |  |
|                                        | Ground Pin Current                                                 | $I_L = 100 \mu A$                                                             |                                 | 200                    | 275                | μA                |  |
|                                        |                                                                    | I <sub>1</sub> = 200 mA                                                       |                                 | 1.5                    | 2                  | mA                |  |
|                                        |                                                                    | IL = 200 IIIA                                                                 |                                 | 1.5                    | 3.3                |                   |  |
|                                        |                                                                    | I <sub>1</sub> = 800 mA                                                       |                                 | 5.5                    | 8.5                |                   |  |
|                                        |                                                                    | 1L = 000 IIIA                                                                 |                                 | 5.5                    | 15                 |                   |  |
| I <sub>O</sub> (PK)                    | Peak Output Current                                                | $V_{OUT} \ge V_{OUT(NOM)} - 5\%$                                              |                                 | 1200                   |                    | mA                |  |
| $I_O(MAX)$                             | Short Circuit Current                                              | R <sub>L</sub> = 0 (Steady State)                                             |                                 | 1400                   |                    | IIIA              |  |
| e <sub>n</sub>                         | Output Noise Voltage (RMS)                                         | BW = 100 Hz to 100 kHz<br>C <sub>BYPASS</sub> = 10 nF                         |                                 | 18                     |                    | μV(RMS)           |  |
| $\frac{\Delta V_{OUT}}{\Delta V_{IN}}$ | Ripple Rejection                                                   | f = 1 kHz                                                                     |                                 | 60                     |                    | dB                |  |
| SHUTDOWN                               | INPUT                                                              |                                                                               |                                 | ,                      |                    |                   |  |
| V <sub>S/D</sub>                       |                                                                    | V <sub>H</sub> = Output ON                                                    |                                 | 1.4                    | 1.6                |                   |  |
|                                        | S/D Input Voltage                                                  | V <sub>L</sub> = Output OFF, I <sub>IN</sub> ≤ 10 μA                          | 0.1                             | 0.50                   |                    | V                 |  |
|                                        |                                                                    | V <sub>OUT</sub> ≤ 10 mV, I <sub>IN</sub> ≤ 50 μA                             | nV, I <sub>IN</sub> ≤ 50 μA 0.6 |                        |                    | <u> </u>          |  |
| I <sub>S/D</sub>                       | C/D Innut Current                                                  | V <sub>S/D</sub> = 0                                                          |                                 | 0.02                   | -1                 |                   |  |
|                                        | S/D Input Current                                                  | $V_{S/D} = 5V$                                                                |                                 | 5                      | 15                 | μA                |  |

<sup>(1)</sup> Limits are ensured through testing, statistical correlation, or design.

<sup>(2)</sup> Typical numbers reperesent the most likely norm for 25°C operation.



# **Typical Performance Characteristics**

Unless otherwise specified:  $V_{IN} = 3.3V$ ,  $V_{OUT} = 1V$ ,  $I_L = 1$  mA,  $C_{IN} = 4.7$   $\mu$ F,  $C_{OUT} = 10$   $\mu$ F,  $V_{S/D} = 2V$ ,  $C_{BYP} = 10$  nF,  $T_J = 25$ °C.



Figure 3.





Figure 7.



Figure 4.



100 90 80 RIPPLE REJECTION (dB) 70 60 50 40 30 20 10

0

10

100

Ripple Rejection

FREQUENCY (Hz)

10k

Figure 8.

100k



# **Typical Performance Characteristics (continued)**

Unless otherwise specified:  $V_{IN} = 3.3V$ ,  $V_{OUT} = 1V$ ,  $I_L = 1$  mA,  $C_{IN} = 4.7$   $\mu F$ ,  $C_{OUT} = 10$   $\mu F$ ,  $V_{S/D} = 2V$ ,  $C_{BYP} = 10$  nF,  $T_J = 25$ °C.





25 µs/DIV Figure 11.

Line Transient Response

V<sub>OUT</sub> = 1.0V I<sub>L</sub> = 800 mA\_ V<sub>OUT</sub> = 1.0V V<sub>IN</sub> STEP = 1.0V

100 µs/DIV

Figure 13.

V<sub>OUT</sub>  $V_{OUT} = 1.0V$   $V_{OUT} = 1.0V$   $V_{IL} = 1 \text{ mA}$ 

Figure 10.



Figure 12.



Submit Documentation Feedback

 $V_{IN}$ 

 $V_{IN}$ 



# **Typical Performance Characteristics (continued)**

Unless otherwise specified:  $V_{IN} = 3.3V$ ,  $V_{OUT} = 1V$ ,  $I_L = 1$  mA,  $C_{IN} = 4.7$   $\mu$ F,  $C_{OUT} = 10$   $\mu$ F,  $V_{S/D} = 2V$ ,  $C_{BYP} = 10$  nF,  $T_J = 25$ °C. Line Transient Response Load Transient Response



Figure 15.



Figure 17.







#### **Block Diagram**



#### **APPLICATION INFORMATION**

#### PACKAGE INFORMATION

The LP3879 is offered in the 8-lead SO PowerPad or WSON surface mount packages to allow for increased power dissipation compared to the SO-8 and Mini SO-8.

#### **EXTERNAL CAPACITORS**

Like any low-dropout regulator, the LP3879 requires external capacitors for regulator stability. These capacitors must be correctly selected for good performance.

**INPUT CAPACITOR:** A capacitor whose value is at least 4.7 μF (±20%) is required between the LP3879 input and ground. A good quality X5R / X7R ceramic capacitor should be used.

Capacitor tolerance and temperature variation must be considered when selecting a capacitor (see Capacitor Characteristics section) to assure the minimum requirement of input capacitance is met over all operating conditions.

The input capacitor must be located not more than 0.5" from the input pin and returned to a clean analog ground. Any good quality ceramic or tantalum capacitor may be used, assuming the minimum input capacitance requirement is met.

**OUTPUT CAPACITOR:** The LP3879 requires a ceramic output capacitor whose size is at least 10  $\mu$ F (±20%). A good quality X5R / X7R ceramic capacitor should be used. Capacitance tolerance and temperature characteristics must be considered when selecting an output capacitor.

The LP3879 is designed specifically to work with ceramic output capacitors, utilizing circuitry which allows the regulator to be stable across the entire range of output current with an ultra low ESR output capacitor.

The output capacitor selected must meet the requirement for minimum amount of capacitance and also have an ESR (equivalent series resistance) value which is within the stable range. A curve is provided which shows the stable ESR range as a function of load current (see Figure 19).





Figure 19. Stable Region For Output Capacitor ESR

Important: The output capacitor must maintain its ESR within the stable region over the full operating temperature range of the application to assure stability.

The output capacitor ESR forms a zero which is required to add phase lead near the loop gain crossover frequency, typically in the range of 50kHz to 200 kHz. The ESR at lower frequencies is of no importance. Some capacitor manufacturers list ESR at low frequencies only, and some give a formula for Dissipation Factor which can be used to calculate a value for a term referred to as ESR. However, since the DF formula is usually at a much lower frequency than the range listed above, it will give an unrealistically high value. If good quality X5R or X7R ceramic capacitors are used, the actual ESR in the 50 kHz to 200 kHz range will not exceed 25 milli Ohms. If these are used as output capacitors for the LP3879, the regulator stability requirements are satisfied.

It is important to remember that capacitor tolerance and variation with temperature must be taken into consideration when selecting an output capacitor so that the minimum required amount of output capacitance is provided over the full operating temperature range. (See Capacitor Characteristics section).

The output capacitor must be located not more than 0.5" from the output pin and returned to a clean analog ground.

NOISE BYPASS CAPACITOR: The 10 nF capacitor on the Bypass pin significantly reduces noise on the regulator output and is required for loop stability. However, the capacitor is connected directly to a highimpedance circuit in the bandgap reference.

Because this circuit has only a few microamperes flowing in it, any significant loading on this node will cause a change in the regulated output voltage. For this reason, DC leakage current through the noise bypass capacitor must never exceed 100 nA, and should be kept as low as possible for best output voltage accuracy.

The types of capacitors best suited for the noise bypass capacitor are ceramic and film. High-quality ceramic capacitors with either NPO or COG dielectric typically have very low leakage. 10 nF polypropolene and polycarbonate film capacitors are available in small surface-mount packages and typically have extremely low leakage current.

### **CAPACITOR CHARACTERISTICS**

CERAMIC: The LP3879 was designed to work with ceramic capacitors on the output to take advantage of the benefits they offer: for capacitance values in the 10 µF range, ceramics are the least expensive and also have the lowest ESR values (which makes them best for eliminating high-frequency noise). The ESR of a typical 10 µF ceramic capacitor is in the range of 5 mΩ to 10 mΩ, which meets the ESR limits required for stability by the LP3879.

One disadvantage of ceramic capacitors is that their capacitance can vary with temperature. Many large value ceramic capacitors (≥ 2.2 µF) are manufactured with the Z5U or Y5V temperature characteristic, which results in the capacitance dropping by more than 50% as the temperature goes from 25°C to 85°C.

Another significant problem with Z5U and Y5V dielectric devices is that the capacitance drops severely with applied voltage. A typical Z5U or Y5V capacitor can lose 60% of its rated capacitance with half of the rated voltage applied to it.

Product Folder Links: LP3879



For these reasons, X7R and X5R type ceramic capacitors must be used on the input and output of the LP3879.

#### SHUTDOWN INPUT OPERATION

The LP3879 is shut off by pulling the Shutdown input low, and turned on by pulling it high. If this feature is not to be used, the Shutdown input should be tied to  $V_{IN}$  to keep the regulator output on at all times.

To assure proper operation, the signal source used to drive the Shutdown input must be able to swing above and below the specified turn-on/turn-off voltage thresholds listed in the Electrical Characteristics section under  $V_{\text{ON/OFF}}$ .

#### REVERSE INPUT-OUTPUT VOLTAGE

The PNP power transistor used as the pass element in the LP3879 has an inherent diode connected between the regulator output and input.

During normal operation (where the input voltage is higher than the output) this diode is reverse-biased.

However, if the output is pulled above the input, this diode will turn ON and current will flow into the regulator output.

In such cases, a parasitic SCR can latch which will allow a high current to flow into  $V_{\text{IN}}$  (and out the ground pin), which can damage the part.

In any application where the output may be pulled above the input, an external Schottky diode must be connected from  $V_{IN}$  to  $V_{OUT}$  (cathode on  $V_{IN}$ , anode on  $V_{OUT}$ ), to limit the reverse voltage across the LP3879 to 0.3V (see Absolute Maximum Ratings).





# **REVISION HISTORY**

| Changes from Revision A (April 2013) to Revision B  Changed layout of National Data Sheet to TI format |                                                    |   |    |
|--------------------------------------------------------------------------------------------------------|----------------------------------------------------|---|----|
| •                                                                                                      | Changed layout of National Data Sheet to TI format | 1 | 10 |





15-Dec-2016

#### **PACKAGING INFORMATION**

| Orderable Device   | Status | Package Type | •       | Pins | _    | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking  | Samples |
|--------------------|--------|--------------|---------|------|------|----------------------------|------------------|---------------------|--------------|-----------------|---------|
|                    | (1)    |              | Drawing |      | Qty  | (2)                        | (6)              | (3)                 |              | (4/5)           |         |
| LP3879MR-1.0/NOPB  | ACTIVE | SO PowerPAD  | DDA     | 8    | 95   | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-3-260C-168 HR | -40 to 125   | 3879<br>MR1.0   | Samples |
| LP3879MR-1.2       | NRND   | SO PowerPAD  | DDA     | 8    | 95   | TBD                        | Call TI          | Call TI             |              | LP3879<br>MR1.2 |         |
| LP3879MR-1.2/NOPB  | ACTIVE | SO PowerPAD  | DDA     | 8    | 95   | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-3-260C-168 HR | -40 to 125   | LP3879<br>MR1.2 | Samples |
| LP3879MRX-1.0/NOPB | ACTIVE | SO PowerPAD  | DDA     | 8    | 2500 | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-3-260C-168 HR | -40 to 125   | 3879<br>MR1.0   | Samples |
| LP3879MRX-1.2/NOPB | ACTIVE | SO PowerPAD  | DDA     | 8    | 2500 | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-3-260C-168 HR | -40 to 125   | LP3879<br>MR1.2 | Samples |
| LP3879SD-1.0/NOPB  | ACTIVE | WSON         | NGT     | 8    | 1000 | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM  | -40 to 125   | 79SD1.0         | Samples |
| LP3879SD-1.2/NOPB  | ACTIVE | WSON         | NGT     | 8    | 1000 | Green (RoHS<br>& no Sb/Br) | CU SN            | Level-1-260C-UNLIM  | -40 to 125   | 79SD1.2         | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.



## PACKAGE OPTION ADDENDUM

15-Dec-2016

(5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

# PACKAGE MATERIALS INFORMATION

www.ti.com 2-Sep-2015

# TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
| B0 | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



### \*All dimensions are nominal

| Device             | Package<br>Type    | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------------|--------------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| LP3879MRX-1.0/NOPB | SO<br>Power<br>PAD | DDA                | 8 | 2500 | 330.0                    | 12.4                     | 6.5        | 5.4        | 2.0        | 8.0        | 12.0      | Q1               |
| LP3879MRX-1.2/NOPB | SO<br>Power<br>PAD | DDA                | 8 | 2500 | 330.0                    | 12.4                     | 6.5        | 5.4        | 2.0        | 8.0        | 12.0      | Q1               |
| LP3879SD-1.0/NOPB  | WSON               | NGT                | 8 | 1000 | 178.0                    | 12.4                     | 4.3        | 4.3        | 1.3        | 8.0        | 12.0      | Q1               |
| LP3879SD-1.2/NOPB  | WSON               | NGT                | 8 | 1000 | 178.0                    | 12.4                     | 4.3        | 4.3        | 1.3        | 8.0        | 12.0      | Q1               |

www.ti.com 2-Sep-2015



\*All dimensions are nominal

| Device             | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| LP3879MRX-1.0/NOPB | SO PowerPAD  | DDA             | 8    | 2500 | 367.0       | 367.0      | 35.0        |
| LP3879MRX-1.2/NOPB | SO PowerPAD  | DDA             | 8    | 2500 | 367.0       | 367.0      | 35.0        |
| LP3879SD-1.0/NOPB  | WSON         | NGT             | 8    | 1000 | 210.0       | 185.0      | 35.0        |
| LP3879SD-1.2/NOPB  | WSON         | NGT             | 8    | 1000 | 210.0       | 185.0      | 35.0        |



PLASTIC SMALL OUTLINE



#### NOTES:

PowerPAD is a trademark of Texas Instruments.

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm per side.
- 5. Reference JEDEC registration MS-012.



PLASTIC SMALL OUTLINE



### NOTES: (continued)

- 6. Publication IPC-7351 may have alternate designs.
- 7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.
- 3. This package is designed to be soldered to a thermal pad on the board. For more information, see Texas Instruments literature numbers SLMA002 (www.ti.com/lit/slma002) and SLMA004 (www.ti.com/lit/slma004).
- 9. Size of metal pad may vary due to creepage requirement.
- 10. Vias are optional depending on application, refer to device data sheet. If any vias are implemented, refer to their locations shown on this view. It is recommended that vias under paste be filled, plugged or tented.



PLASTIC SMALL OUTLINE



#### NOTES: (continued)

- 11. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 12. Board assembly site may have different recommendations for stencil design.





#### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's non-compliance with the terms and provisions of this Notice.