











TPD12S016



SLLSE96F - SEPTEMBER 2011-REVISED OCTOBER 2015

# TPD12S016 HDMI Companion Chip with I<sup>2</sup>C Level Shifting Buffer, 12-Channel ESD Protection, and Current-Limit Load Switch

#### **Features**

- Conforms to HDMI Compliance Tests without any **External Components**
- IEC 61000-4-2 ESD Protection
  - ±8-kV Contact Discharge
- Supports HDMI 1.4 Data Rate
- Matches Class D and Class C Pin Mapping
- 8-Channel ESD Protection for Four Differential Pairs With Ultra-Low Differential Capacitance Matching (0.05 pF)
- On-Chip Load Switch With 55-mA Current Limit at the HDMI 5V OUT Pin
- Auto-direction Sensing I<sup>2</sup>C Level Shifter with Oneshot Circuit to Drive a Long HDMI Cable (750-pF
- Back-drive Protection on HDMI Connector Side **Ports**
- Integrated Pullup and Pulldown Resistors per **HDMI Specification**
- Space Saving 24-Pin RKT Package and 24-TSSOP Package

## **Applications**

- Cell Phones
- eBook
- Portable Media Players
- Set-top Box

### 3 Description

The TPD12S016 is a single-chip High Definition Multimedia Interface (HDMI) device with autodirection sensing I<sup>2</sup>C voltage level shift buffers, a load switch, and integrated low capacitance high-speed electrostatic discharge (ESD) transient voltage suppression (TVS) protection diodes. A 55-mA current limited 5-V output (5V OUT) sources the HDMI power line. The control of 5V OUT and the hot plug detect (HPD) circuitry is independent of the LS\_OE control signal, and is controlled by the CT\_HPD pin, which enables the detection scheme (5V\_OUT and HPD) to be active before enabling the HDMI link. The SDA, SCL, and CEC lines pull up to V<sub>CCA</sub> on the A side. On the B side, the CEC\_B pin pulls up to an internal 3.3-V supply rail, SCL\_B and SDA\_B each pull up to the 5-V rail (5V\_OUT). The SCL and SDA pins meet the I2C specification and drive up to 750 pF capacitive loads, exceeding the HDMI 1.4 specifications. The HPD B port has a glitch filter to avoid false detection due to plug bouncing during the HDMI connector insertion. TPD12S016 offers reverse current blocking at the 5V\_OUT pin. SCL\_B, SDA\_B, CEC\_B pins also feature reversecurrent blocking when the system is powered off.

### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE    | BODY SIZE (NOM)   |  |  |
|-------------|------------|-------------------|--|--|
| TDD420046   | QFN (24)   | 4.00 mm × 2.00 mm |  |  |
| TPD12S016   | TSSOP (24) | 7.80 mm × 6.40 mm |  |  |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

### Simplified Schematic





| Table of C | ontents |
|------------|---------|
|------------|---------|

| 1 | Features 1                           |    | 7.3 Feature Description              | 15 |
|---|--------------------------------------|----|--------------------------------------|----|
| 2 | Applications 1                       |    | 7.4 Device Functional Modes          | 17 |
| 3 | Description 1                        | 8  | Application and Implementation       | 18 |
| 4 | Revision History2                    |    | 8.1 Application Information          | 18 |
| 5 | Pin Configuration and Functions4     |    | 8.2 Typical Application              | 18 |
| 6 | Specifications5                      | 9  | Power Supply Recommendations         | 21 |
| U | 6.1 Absolute Maximum Ratings         | 10 | Layout                               | 21 |
|   | 6.2 ESD Ratings                      |    | 10.1 Layout Guidelines               |    |
|   | 6.3 Recommended Operating Conditions |    | 10.2 Layout Examples                 | 21 |
|   | 6.4 Thermal Information              | 11 | Device and Documentation Support     |    |
|   | 6.5 Electrical Characteristics       |    | 11.1 Community Resources             |    |
|   | 6.6 Switching Characteristics        |    | 11.2 Trademarks                      | 23 |
|   | 6.7 Typical Characteristics          |    | 11.3 Electrostatic Discharge Caution | 23 |
| 7 | Detailed Description                 |    | 11.4 Glossary                        | 23 |
|   | 7.1 Overview                         | 12 | Mechanical, Packaging, and Orderable |    |
|   | 7.2 Functional Block Diagram         |    | Information                          | 23 |
|   |                                      |    |                                      |    |
|   | 7.2 Tanononal Stock Stagram          |    |                                      |    |

# 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| CI                                            | hanges from Revision E (December 2014) to Revision F                                                   | Page |  |  |  |  |  |  |
|-----------------------------------------------|--------------------------------------------------------------------------------------------------------|------|--|--|--|--|--|--|
| •                                             | Added test condition frequency to capacitance                                                          | 7    |  |  |  |  |  |  |
| •                                             | Added test condition frequency to capacitance                                                          |      |  |  |  |  |  |  |
| <u>•</u>                                      | Added Community Resources                                                                              | 23   |  |  |  |  |  |  |
| CI                                            | hanges from Revision D (August 2013) to Revision E                                                     | Page |  |  |  |  |  |  |
| Added test condition frequency to capacitance | 1                                                                                                      |      |  |  |  |  |  |  |
| CI                                            | hanges from Original (January 2013) to Revision A                                                      | Page |  |  |  |  |  |  |
| •                                             | Added Eye Diagram Using EVM Without TPD12S016 for the TMDS Lines at 1080p, 340MHz Pixel Clock, 3.4Gbps | 19   |  |  |  |  |  |  |
| <u>•</u>                                      | Added Eye Diagram Using EVM with TPD12S016 for the TMDS Lines at 1080p, 340MHz Pixel Clock, 3.4Gbps    | 19   |  |  |  |  |  |  |
| CI                                            | hanges from Revision A (February 2013) to Revision B                                                   | Page |  |  |  |  |  |  |
| •                                             | Added PW and RKT packages values for IO capacitance                                                    | 7    |  |  |  |  |  |  |
| •                                             | Added LOAD SWITCH I <sub>LEAKAGE_REVERSE</sub> vs V <sub>5V_OUT</sub> graph.                           | 12   |  |  |  |  |  |  |
| <u>•</u>                                      | Updated Circuit Schematic Diagram.                                                                     | 14   |  |  |  |  |  |  |
| CI                                            | hanges from Revision B (February 2013) to Revision C                                                   | Page |  |  |  |  |  |  |
| •                                             | Updated table formatting.                                                                              | 7    |  |  |  |  |  |  |

Submit Documentation Feedback





| CI | hanges from Revision C (August 2013) to Revision D | Pag | ge |
|----|----------------------------------------------------|-----|----|
| •  | Updated power savings options table                |     | 17 |

Copyright © 2011–2015, Texas Instruments Incorporated



# 5 Pin Configuration and Functions





### **Pin Functions**

|                   | PIN                 |                     | TVDE | DECODINE                                                                                                                 |
|-------------------|---------------------|---------------------|------|--------------------------------------------------------------------------------------------------------------------------|
| NAME              | RKT                 | PW                  | TYPE | DESCRIPTION                                                                                                              |
| D-, D+            | 16, 17, 19 to<br>22 | 17, 18, 20 to<br>23 | Ю    | HDMI TMDS data. Connect to HDMI controller and HDMI connector directly                                                   |
| CLK+, CLK-        | 14, 15              | 15, 16              | Ю    | HDMI TMDS clock. Connect to HDMI controller and HDMI connector directly                                                  |
| HPD_A             | 3                   | 4                   | 0    | Hot plug detect output referenced to $\ensuremath{V_{\text{CCA}}}.$ Connect to HDMI controller hot plug detect input pin |
| HPD_B             | 9                   | 10                  | I    | Hot plug detect input. Connect directly to HDMI connector hot plug detect pin                                            |
| CEC_A             | 24                  | 1                   | Ю    | HDMI controller side CEC signal pin referenced to $V_{\text{CCA}}$ . Connect to HDMI controller                          |
| CEC_B             | 6                   | 7                   | Ю    | HDMI connector side CEC signal pin referenced to internal 3.3-V supply. Connect to HDMI connector CEC pin                |
| SCL_A             | 1                   | 2                   | Ю    | HDMI controller side SCL signal pin referenced to $V_{\text{CCA}}$ . Connect to HDMI controller                          |
| SCL_B             | 7                   | 8                   | Ю    | HDMI connector side SCL signal pin referenced to 5V_OUT supply. Connect to HDMI connector SCL pin                        |
| SDA_A             | 2                   | 3                   | Ю    | HDMI controller side SDA signal pin referenced to $V_{\text{CCA}}$ . Connect to HDMI controller                          |
| SDA_B             | 8                   | 9                   | Ю    | HDMI connector side SDA signal pin referenced to 5V_OUT supply. Connect to HDMI connector SDA pin                        |
| LS_OE             | 4                   | 5                   | Ι    | Disables the Level shifters when $OE = L$ . The $OE$ pin is referenced to $V_{CCA}$                                      |
| CT_HPD            | 11                  | 12                  | Ι    | Disables the load switch and HPD_B when CT_HPD = L. The CT_HPD is referenced to $V_{\text{CCA}}$                         |
| V <sub>CC5V</sub> | 10                  | 11                  | PWR  | Internal 5-V supply (input to the load switch)                                                                           |
| V <sub>CCA</sub>  | 23                  | 24                  | PWR  | Internal PCB low voltage supply (same as the HDMI controller chip supply)                                                |
| 5V_OUT            | 12                  | 13                  | 0    | External 5-V supply (output of the load switch)                                                                          |
| GND               | 5, 13, 18           | 6, 14, 19           | GND  | Connect to system ground plane                                                                                           |

Submit Documentation Feedback



# 6 Specifications

# 6.1 Absolute Maximum Ratings

over operating free-air temperature range (unless otherwise noted) (1)

|                   |                                                                                       |                                    | MIN  | MAX                    | UNIT  |
|-------------------|---------------------------------------------------------------------------------------|------------------------------------|------|------------------------|-------|
| V <sub>CCA</sub>  | Supply voltage                                                                        |                                    | -0.3 | 4.0                    | V     |
| V <sub>CC5V</sub> | Supply voltage                                                                        |                                    | -0.3 | 6.0                    | V     |
|                   |                                                                                       | SCL_A, SDA_A, CEC_A                | -0.3 | 4.0                    |       |
| \ /               | Langua valla da (1)                                                                   | SCL_B, SDA_B, CEC_B                | -0.3 | 6.0                    | V     |
| V <sub>I</sub>    | Input voltage <sup>(1)</sup>                                                          | CT_HPD, LS_OE                      | -0.3 | 4.0                    | \ \   |
|                   |                                                                                       | D, CLK                             | -0.3 | 6.0                    |       |
| Vo                | Voltage applied to any output in the high-impedance or power-off state <sup>(1)</sup> | SCL_A, SDA_A, CEC_A, CT_HPD, LS_OE | -0.3 | 4.0                    | V     |
|                   |                                                                                       | SCL_B, SDA_B, CEC_B                | -0.3 | 6.0                    | \ \ \ |
| V                 | Voltage applied to any output in the                                                  | SCL_A, SDA_A, CEC_A, CT_HPD, LS_OE | -0.3 | V <sub>CCA</sub> + 0.5 | V     |
| Vo                | Voltage applied to any output in the high or low state <sup>(1)(2)</sup>              | SCL_B, SDA_B, CEC_B                | -0.3 | 5V_OUT + 0.5           | \ \   |
| I <sub>IK</sub>   | Input clamp current                                                                   | VI < 0                             |      | -50                    | mA    |
| lok               | Output clamp current                                                                  | VO < 0                             |      | -50                    | mA    |
|                   | Continuous current through 5V_OUT, or GND                                             |                                    |      | ±100                   | mA    |
| T <sub>stg</sub>  | Storage temperature                                                                   |                                    | -65  | 150                    | °C    |

<sup>(1)</sup> The input and output voltage ratings may be exceeded if the input and output clamp-current ratings are observed.(2) The package thermal impedance is calculated in accordance with JESD 51-7.

### 6.2 ESD Ratings

|                    |                                 |                                                                 |                                              | VALUE  | UNIT |
|--------------------|---------------------------------|-----------------------------------------------------------------|----------------------------------------------|--------|------|
| V <sub>(ESD)</sub> | Electrostatic discharge         | LS_OE, CT_HPD, SCL_A, SDA_A, CEC_A, HPD_A, V <sub>CCA</sub>     |                                              | ±2000  |      |
|                    |                                 | ANSI/ESDA/JEDEC JS-001                                          | Dx, CLKx, SCL_B, SDA_B, CEC_B, HPD_B, 5V_OUT | ±15000 | V    |
|                    |                                 | Charged-device model (CDM), per JEDEC specification JESD22-C101 |                                              | ±1000  |      |
|                    | IEC 61000-4-2 Contact Discharge |                                                                 | Dx, CLKx, SCL_B, SDA_B, CEC_B, HPD_B, 5V_OUT | ±8000  |      |

Product Folder Links: TPD12S016



### 6.3 Recommended Operating Conditions

over recommended operating free-air temperature range (unless otherwise noted)

|                                                                                       |                                      |                     |                                  | MIN                        | NOM MAX                  | UNIT |
|---------------------------------------------------------------------------------------|--------------------------------------|---------------------|----------------------------------|----------------------------|--------------------------|------|
| V <sub>CCA</sub>                                                                      | Supply voltage                       |                     |                                  | 1.1                        | 3.6                      | ٧    |
| V <sub>CC5V</sub>                                                                     | Supply voltage                       |                     |                                  | 4.5                        | 5.5                      | ٧    |
|                                                                                       |                                      | SCL_A, SDA_A        | V <sub>CCA</sub> =1.1 V to 3.6 V | $0.7 \times V_{CCA}$       | $V_{CCA}$                | V    |
|                                                                                       |                                      | CEC_A               | V <sub>CCA</sub> =1.1 V to 3.6 V | 0.7 × V <sub>CCA</sub>     | $V_{CCA}$                | V    |
| M                                                                                     | High-level input voltage             | CTHPD, LS_OE        | V <sub>CCA</sub> =1.1 V to 3.6 V | 1.0                        | $V_{CCA}$                | V    |
| V <sub>CC5V</sub> V <sub>IH</sub> V <sub>ILC</sub> V <sub>OL</sub> - V <sub>ILC</sub> |                                      | SCL_B, SDA_B        | 5V_OUT = 5.0 V                   | 0.7 × 5V_OUT               | 5V_OUT                   | V    |
|                                                                                       |                                      | CEC_B               | 5V_OUT = 5.0 V                   | $0.7 \times V_{3P3}^{(1)}$ | V <sub>3P3</sub>         |      |
|                                                                                       |                                      | HPD_B               | 5V_OUT = 5.0 V                   | 2.0                        | 5V_OUT                   |      |
|                                                                                       |                                      | SCL_A, SDA_A        | V <sub>CCA</sub> =1.1 V to 3.6 V | -0.5                       | 0.082 × V <sub>CCA</sub> | V    |
|                                                                                       |                                      | CEC_A               | V <sub>CCA</sub> =1.1 V to 3.6 V | -0.5                       | 0.082 × V <sub>CCA</sub> | V    |
| .,                                                                                    | to the street of the second          | CT_HPD, LS_OE       | V <sub>CCA</sub> =1.1 V to 3.6 V | -0.5                       | 0.4                      | V    |
| V <sub>CC5V</sub> V <sub>IH</sub> V <sub>ILC</sub>                                    | Low-level input voltage              | SCL_B, SDA_B        | 5V_OUT = 5.0 V                   | -0.5                       | 0.3 × 5V_OUT             | V    |
|                                                                                       |                                      | CEC_B               | 5V_OUT = 5.0 V                   | -0.5                       | 0.3 × V <sub>3P3</sub>   | V    |
|                                                                                       |                                      | HPD_B               | 5V_OUT = 5.0 V                   | 0                          | 0.8                      | V    |
| V <sub>ILC</sub>                                                                      | (contention) Low-level input voltage | SCL_A, SDA_A, CEC_A | V <sub>CCA</sub> =1.1 V to 3.6 V | -0.5                       | 0.065 × V <sub>CCA</sub> | ٧    |
| V <sub>OL</sub> - V <sub>ILC</sub>                                                    | Delta between $V_{OL}$ and $V_{ILC}$ | SCL_A, SDA_A, CEC_A | V <sub>CCA</sub> =1.1 V to 3.6 V |                            | 0.1 × V <sub>CCA</sub>   | mV   |
| T <sub>A</sub>                                                                        | Operating free-air tempera           | ature               |                                  | -40                        | 85                       | °C   |

<sup>(1)</sup> The  $V_{3P3}$  is an internal 3.3V power supply node. The  $V_{3P3}$  is generated from the 5V supply pin through the on-chip LDO.

### 6.4 Thermal Information

| O. T 111             |                                              |            |            |      |  |
|----------------------|----------------------------------------------|------------|------------|------|--|
|                      |                                              | TPD12S016  |            |      |  |
|                      | THERMAL METRIC <sup>(1)</sup>                | RKT (UQFN) | PW (TSSOP) | UNIT |  |
|                      |                                              | 24 PINS    | 24 PINS    |      |  |
| $R_{\theta JA}$      | Junction-to-ambient thermal resistance       | 77.9       | 88.9       | °C/W |  |
| $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance    | 24.0       | 26.5       | °C/W |  |
| $R_{\theta JB}$      | Junction-to-board thermal resistance         | 29.3       | 43.5       | °C/W |  |
| ΨЈТ                  | Junction-to-top characterization parameter   | 0.5        | 1.1        | °C/W |  |
| $\Psi_{JB}$          | Junction-to-board characterization parameter | 29.3       | 43.0       | °C/W |  |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application report, SPRA953.

Submit Documentation Feedback



#### 6.5 Electrical Characteristics

over operating free-air temperature range (unless otherwise noted)

|                              | PARAMETER                                  |                          | TE                                                                                    | ST CONDITIONS                                                                                               |                                      | MIN                     | TYP                     | MAX | UNIT |
|------------------------------|--------------------------------------------|--------------------------|---------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------|--------------------------------------|-------------------------|-------------------------|-----|------|
| HIGH SPEE                    | D ESD LINES: D <sub>X</sub> , CL           | K <sub>X</sub>           |                                                                                       |                                                                                                             |                                      |                         |                         |     |      |
| I <sub>IO</sub>              | Current through ES                         | SD clamp ports           | $V_{CCA} = 3.3 \text{ V},$<br>$V_{CC5V} = 5.0 \text{ V},$<br>$V_{IO} = 3.3 \text{ V}$ | D, CLK                                                                                                      |                                      |                         | 0.01                    | 0.5 | μA   |
| $V_{DL}$                     | Diode forward volta                        | age                      | $I_D = 8 \text{ mA}$                                                                  | Lower clamp d                                                                                               | iode                                 |                         | 0.8                     | 1.0 | V    |
| $R_{DYN}$                    | Dynamic resistance                         | Э                        | I = 1 A                                                                               | D, CLK                                                                                                      |                                      |                         | 1                       |     | Ω    |
| 0                            | 10                                         | PW Package               | $V_{CC} = 5 V,$                                                                       | D 0114                                                                                                      |                                      |                         | 1.0                     |     | _    |
| C <sub>IO</sub>              | IO capacitance                             | RKT Package              | $V_{IO} = 2.5 \text{ V}$<br>f = 1  MHz                                                | D, CLK                                                                                                      |                                      |                         | 1.2                     |     | pF   |
| $\Delta C_{\text{IO\_TMDS}}$ | Differential capacita Dx- lines            | ance for the Dx+,        | $V_{CC} = 5 \text{ V},$<br>$V_{IO} = 2.5 \text{ V}$<br>f = 1  MHz                     | D, CLK                                                                                                      |                                      |                         | 0.05                    |     | pF   |
| V <sub>BR</sub>              | Break-down voltage                         | е                        | I <sub>IO</sub> = 1 mA                                                                | <u>'</u>                                                                                                    |                                      | 6.5                     |                         | 9   | V    |
| LOAD SWIT                    | CH V <sub>CC5V</sub> , 5V_OUT              |                          |                                                                                       |                                                                                                             |                                      |                         |                         |     |      |
|                              | Supply current at V                        | ,<br>CC5V                | V <sub>CC5V</sub> = 5 V, 5V OU<br>CT_HPD = GND                                        | JT =Open, LS_OE                                                                                             | = GND,                               |                         | 1                       | 45  | μA   |
| I <sub>CC5V</sub>            | Supply current at V <sub>CC5V</sub>        |                          | V <sub>CC5V</sub> = 5 V, 5V OUT =Open, LS_OE = GND, CT_HPD = 3.3 V                    |                                                                                                             |                                      | 4                       | 50                      | μA  |      |
| I <sub>SC</sub>              | Short circuit curren                       | t at 5V_OUT              | V <sub>CC5V</sub> = 5 V, 5V_O                                                         | JT = GND                                                                                                    |                                      | 100                     | 150                     | 200 | mA   |
| $V_{DROP}$                   | 5V_OUT output vo                           | ltage drop               | V <sub>CC5V</sub> = 5 V, I <sub>5V_OU</sub>                                           | <sub>T</sub> = 55 mA                                                                                        |                                      |                         | 35                      | 50  | mV   |
| T <sub>ON</sub>              | Turn on time, V <sub>CC5</sub>             | <sub>V</sub> to 5V_OUT   | $C_{LOAD} = 0.1 \mu F, R_{LO}$                                                        | <sub>DAD</sub> = 500 Ω                                                                                      |                                      |                         | 77                      |     | μs   |
| T <sub>OFF</sub>             | Turn off time, V <sub>CC5</sub>            | <sub>V</sub> to 5V_OUT   | $C_{LOAD} = 0.1 \mu F, R_{LO}$                                                        | <sub>DAD</sub> = 500 Ω                                                                                      |                                      |                         | 7.0                     |     | μs   |
| _                            | Th 1 Ob - +-1                              |                          | Shutdown threshold                                                                    | d, TRIP <sup>(1)</sup>                                                                                      |                                      |                         | 140                     |     |      |
| T <sub>SHUT</sub>            | Thermal Shutdown                           |                          | HYST <sup>(2)</sup>                                                                   |                                                                                                             |                                      | 12                      |                         | °C  |      |
| VOLTAGE L                    | EVEL SHIFTER – SC                          | L, SDA LINES (x_A        | AND x_B PORTS)                                                                        |                                                                                                             |                                      |                         |                         |     |      |
| V <sub>OHA</sub>             |                                            |                          | I <sub>OH</sub> = -20 μA                                                              | $V_{I} = V_{IH}$                                                                                            | V <sub>CCA</sub> = 1.1 V<br>to 3.6 V | V <sub>CCA</sub> × 0.80 |                         |     | V    |
| V <sub>OLA</sub>             |                                            |                          | I <sub>OL</sub> = 20 μA                                                               | $V_I = V_{IL}$                                                                                              | V <sub>CCA</sub> = 1.1 V<br>to 3.6 V |                         | V <sub>CCA</sub> × 0.17 |     | V    |
| $V_{OHB}$                    |                                            |                          | I <sub>OH</sub> = -20 μA                                                              | $V_{I} = V_{IH}$                                                                                            |                                      | 5VOUT ×<br>0.90         |                         |     | V    |
| $V_{OLB}$                    |                                            |                          | $I_{OL} = 3 \text{ mA}$                                                               | $V_{I} = V_{IL}$                                                                                            |                                      |                         |                         | 0.4 | V    |
| $\Delta V_T$                 | Hysteresis at the S                        | $Dx_A (V_{T+} - V_{T-})$ | $V_{CCA} = 1.1 \text{ V to } 3.6$                                                     | V                                                                                                           |                                      |                         | 40                      |     | mV   |
| $\Delta V_{T}$               | Hysteresis at the S                        | $Dx_B (V_{T+} - V_{T-})$ | $V_{CCA} = 1.1 \text{ V to } 3.6$                                                     | V                                                                                                           |                                      |                         | 400                     |     | mV   |
| D                            | (Internal pullup)                          |                          | SCL_A, SDA_A                                                                          | Pull-up connec                                                                                              | ted to V <sub>CCA</sub> rail         |                         | 10                      |     | kΩ   |
| R <sub>PU</sub>              | (Internal pullup)                          |                          | SCL_B, SDA_B Pull-up connected to 5-V rail                                            |                                                                                                             | ted to 5-V rail                      |                         | 1.75                    |     | K\$2 |
| I <sub>PULLUPAC</sub>        | Transient boosted<br>(rise-time accelerate |                          | SCL_B, SDA_B                                                                          | Pull-up connec                                                                                              | ted to 5-V rail                      |                         | 15                      |     | mA   |
|                              | A port                                     |                          | $V_{CCA} = 0 \text{ V}, \text{ V}_{I} \text{ or V}_{CCA}$                             | $_{\rm O}$ = 0 to 3.6 V                                                                                     | $V_{CCA} = 0 V$                      |                         |                         | ±5  |      |
| l <sub>off</sub>             | B port                                     |                          |                                                                                       | 5VOUT = 0 V, V <sub>I</sub> or V <sub>O</sub> = 0 to 5.5 V $\frac{V_{CCA} = 0 \text{ V to}}{3.6 \text{ V}}$ |                                      |                         |                         | ±5  | μA   |
| I                            | B port                                     |                          | $V_O = V_{CCO}$ or GND                                                                |                                                                                                             | V <sub>CCA</sub> = 1.1 V<br>to 3.6 V |                         |                         | ±5  |      |
| l <sub>OZ</sub>              | A port                                     |                          | V <sub>I</sub> = V <sub>CCI</sub> or GND                                              |                                                                                                             | V <sub>CCA</sub> = 1.1 V<br>to 3.6 V |                         |                         | ±5  | μA   |

Product Folder Links: TPD12S016

 <sup>(1)</sup> The TPD12S016 turns off after the device temperature reaches the TRIP temperature.
 (2) After the thermal shut-down circuit turns off the load switch, the switch turns on again after the device junction temperature cools down to a temperature equals to or less than TRIP-HYST.



# **Electrical Characteristics (continued)**

over operating free-air temperature range (unless otherwise noted)

|                  | PARAMETER                                                    | TES                                                        | T CONDITIONS                                 | 3                                    | MIN                     | TYP                     | MAX  | UNIT |
|------------------|--------------------------------------------------------------|------------------------------------------------------------|----------------------------------------------|--------------------------------------|-------------------------|-------------------------|------|------|
| VOLTAG           | E LEVEL SHIFTER – CEC LINE (x_A AND                          | x_B PORTS)                                                 |                                              |                                      |                         |                         |      |      |
| V <sub>OHA</sub> |                                                              | I <sub>OH</sub> = -20 μA                                   | $V_{I} = V_{IH}$                             | V <sub>CCA</sub> = 1.1 V<br>to 3.6 V | V <sub>CCA</sub> × 0.80 |                         |      | V    |
| V <sub>OLA</sub> |                                                              | I <sub>OL</sub> = 20 μA                                    | $V_I = V_{IL}$                               | V <sub>CCA</sub> = 1.1 V<br>to 3.6 V |                         | V <sub>CCA</sub> × 0.17 |      | ٧    |
| V <sub>OHB</sub> |                                                              | I <sub>OH</sub> = -20 μA                                   | $V_I = V_{IH}$                               |                                      | $V_{3P3} \times 0.80$   |                         |      | V    |
| $V_{OLB}$        |                                                              | $I_{OL} = 3 \text{ mA}$                                    | $V_I = V_{IL}$                               |                                      |                         |                         | 0.4  | V    |
| $\Delta V_{T}$   | Hysteresis at the Sxx_A ( $V_{T+} - V_{T-}$ )                | V <sub>CCA</sub> = 1.1 V to 3.6 V                          | /                                            |                                      |                         | 40                      |      | mV   |
| $\Delta V_T$     | Hysteresis at the Sxx_B (V <sub>T+</sub> - V <sub>T-</sub> ) | V <sub>CCA</sub> = 1.1 V to 3.6 V                          | 1                                            |                                      |                         | 300                     |      | mV   |
|                  | (latarral author)                                            | CEC_A                                                      | Pull-up conne                                | cted to V <sub>CCA</sub> rail        |                         | 10                      |      | 1.0  |
| R <sub>PU</sub>  | (Internal pullup)                                            | CEC_B                                                      | Pull-up conne                                | cted to 3.3 V rail                   | 22                      | 26                      | 30   | kΩ   |
|                  | A port                                                       | V <sub>CCA</sub> = 0 V, V <sub>I</sub> or V <sub>O</sub>   | = 0 to 3.6 V                                 | V <sub>CCA</sub> = 0 V               |                         |                         | ±5   |      |
| I <sub>off</sub> | B port                                                       | 5VOUT = 0 V, V <sub>I</sub> or V <sub>O</sub> = 0 to 5.5 V |                                              | V <sub>CCA</sub> = 0 V to 3.6 V      |                         |                         | ±1.8 | μA   |
|                  | B port                                                       | $V_{O} = V_{CCO}$ or GND $V_{CCA} = 1$ to 3.6 V            |                                              | V <sub>CCA</sub> = 1.1 V<br>to 3.6 V |                         |                         | ±5   |      |
| l <sub>OZ</sub>  | A port                                                       | V <sub>I</sub> = V <sub>CCI</sub> or GND                   |                                              | V <sub>CCA</sub> = 1.1 V<br>to 3.6 V |                         |                         | ±5   | μA   |
| VOLTAG           | E LEVEL SHIFTER – HPD LINE (x_A AND                          | x_B PORTS)                                                 |                                              |                                      |                         |                         |      |      |
| V <sub>OHA</sub> |                                                              | $I_{OH} = -3 \text{ mA}$                                   | $V_{I} = V_{IH}$                             | V <sub>CCA</sub> = 1.1 V<br>to 3.6 V | V <sub>CCA</sub> × 0.07 |                         |      | V    |
| V <sub>OLA</sub> |                                                              | I <sub>OL</sub> = 3 mA                                     | $V_{I} = V_{IL}$                             | V <sub>CCA</sub> = 1.1 V<br>to 3.6 V |                         |                         | 0.4  | ٧    |
| $\Delta V_T$     | Hysteresis (V <sub>T+</sub> – V <sub>T-</sub> )              | V <sub>CCA</sub> = 1.1 V to 3.6 \                          | /                                            | '                                    |                         | 400                     |      | mV   |
| R <sub>PD</sub>  | (Internal pulldown resistor)                                 | HPD_B                                                      | Pull-down con                                | nected to GND                        |                         | 11                      |      | kΩ   |
| l <sub>off</sub> | A port                                                       | $V_O = V_{CCO}$ or GND                                     | V <sub>CCA</sub> = 0 V                       |                                      |                         |                         | ±5   | μΑ   |
| l <sub>OZ</sub>  | A port                                                       | $V_I = V_{CCO}$ or GND                                     | V <sub>CCA</sub> = 3.6 V                     |                                      |                         |                         | ±5   | μΑ   |
| LS_OE, C         | CT_CP_HPD                                                    | •                                                          |                                              |                                      |                         |                         |      |      |
| I <sub>I</sub>   |                                                              | V <sub>I</sub> = V <sub>CCA</sub> or GND                   | V <sub>CCA</sub> = 1.1 V t                   | o 3.6 V                              |                         |                         | ±12  | μΑ   |
| I/O CAPA         | ACITANCES                                                    | •                                                          | •                                            | <u> </u>                             |                         |                         |      |      |
| Cı               | Control inputs                                               | V <sub>I</sub> = 1.89 V or GND                             | $V_{CCA} = 1.1 \text{ to}$                   | 3.6 V; <i>f</i> = 1 MHz              |                         | 7.1                     |      | pF   |
| C <sub>IO</sub>  | A port                                                       | V <sub>O</sub> = 1.89 V or GND                             | V <sub>CCA</sub> = 1.1 to                    | 3.6 V; f = 1 MHz                     |                         | 8.3                     |      | pF   |
| - 10             | B port                                                       | V <sub>O</sub> = 5.0 V or GND                              | V <sub>5VOUT</sub> = 5.0 V; <i>f</i> = 1 MHz |                                      |                         | 15                      |      | pF   |

Submit Documentation Feedback



# 6.6 Switching Characteristics

over operating free-air temperature range (unless otherwise noted)

| ,,,,,              | perating free-air temperature range PARAMETER | PINS       | TEST CONDITIONS                        | MIN TYP   | MAX | UNIT |  |
|--------------------|-----------------------------------------------|------------|----------------------------------------|-----------|-----|------|--|
|                    |                                               | FINS       | TEST CONDITIONS                        | WIIIN ITP |     | UNIT |  |
| $C_{L}$            | Bus load capacitance (B side)                 |            |                                        |           | 750 | pF   |  |
|                    | Bus load capacitance (A side)                 | 150 ( 4 4  | I D DODTO) V                           |           | 15  |      |  |
| VOLIA              | AGE LEVEL SHIFTER – SCL, SDA LII              |            | nd X_B PORTS) V <sub>CCA</sub> = 1.2 V |           |     |      |  |
| t <sub>PHL</sub>   | Propagation delay                             | A to B     | -                                      | 310       |     | ns   |  |
|                    |                                               | B to A     | _                                      | 420       |     |      |  |
| PLH                | Propagation delay                             | A to B     | _                                      | 510       |     | ns   |  |
|                    | 1                                             | B to A     |                                        | 427       |     |      |  |
| FALL               | A Port fall time                              | A-Port     | SCL/SDA channels enabled               | 334       |     | ns   |  |
| TALL               | B Port fall time                              | B-Port     | _                                      | 225       |     |      |  |
| RISE               | A Port rise time                              | A-Port     |                                        | 315       |     | ns   |  |
| KISE               | B Port rise time                              | B-Port     |                                        | 415       |     |      |  |
| F <sub>(MAX)</sub> | Maximum switching frequency                   |            |                                        | 400       |     | kHz  |  |
| VOLTA              | AGE LEVEL SHIFTER – CEC LINES (X              | C_A AND x_ | B PORTS) V <sub>CCA</sub> = 1.2 V      |           |     |      |  |
| <b>.</b>           | Propagation delay                             | A to B     |                                        | 385       |     | nc   |  |
| PHL                | Propagation delay                             | B to A     |                                        | 526       |     | ns   |  |
|                    | Drangation dalou                              | A to B     |                                        | 13.8      |     | μs   |  |
| I <sub>PLH</sub>   | Propagation delay                             | B to A     | CEC sharped analysis                   | 16.6      |     | ns   |  |
|                    | A Port fall time                              | A-Port     | CEC channel enabled                    | 334       |     | ns   |  |
| t <sub>FALL</sub>  | B Port fall time                              | B-Port     |                                        | 170       |     |      |  |
|                    | A Port rise time                              | A-Port     |                                        | 315       |     | ns   |  |
| RISE               | B Port rise time                              | B-Port     |                                        | 28        |     | μs   |  |
| VOLTA              | AGE LEVEL SHIFTER – HPD LINES (2              | A AND x    | B PORTS) V <sub>CCA</sub> = 1.2 V      |           |     | •    |  |
| t <sub>PHL</sub>   | Propagation delay                             | B to A     |                                        | 14.4      |     | μs   |  |
| PLH                | Propagation delay                             | B to A     |                                        | 9.2       |     | μs   |  |
| t <sub>FALL</sub>  | A Port fall time                              | A-Port     | HPD channel enabled                    | 2.1       |     | ns   |  |
| RISE               | A Port rise time                              | A-Port     |                                        | 2.1       |     | ns   |  |
|                    | AGE LEVEL SHIFTER – SCL, SDA LIN              |            | ND x B PORTS) Voca = 1.5 V             |           |     |      |  |
|                    | 102 22122 01111 1211 002, 0271 211            | A to B     |                                        | 310       |     | ns   |  |
| PHL                | Propagation delay                             | B to A     | -                                      | 420       |     | ns   |  |
|                    |                                               | A to B     | -                                      | 410       |     | ns   |  |
| PLH                | Propagation delay                             | B to A     | _                                      | 425       |     |      |  |
|                    | A Port fall time                              | A-Port     | SCL/SDA channels enabled               | 250       |     | ns   |  |
| FALL               | B Port fall time                              |            | SCL/SDA CHAIITEIS EHABIEU              |           |     | ns   |  |
|                    |                                               | B-Port     | -                                      | 225       |     | ns   |  |
| RISE               | A Port rise time                              | A-Port     |                                        | 315       |     | ns   |  |
| _                  | B Port fall time                              | B-Port     | _                                      | 415       |     | ns   |  |
| (MAX)              | Maximum switching frequency                   |            |                                        | 400       |     | kHz  |  |
| VOLTA              | AGE LEVEL SHIFTER – CEC LINES (2              |            | B PORTS) V <sub>CCA</sub> = 1.5 V      |           |     |      |  |
| PHL                | Propagation delay                             | A to B     |                                        | 380       |     | ns   |  |
|                    | , ,                                           | B to A     |                                        | 420       |     |      |  |
| PLH                | Propagation delay                             | A to B     |                                        | 13.8      |     | μs   |  |
|                    | 1 - 3                                         | B to A     | CEC channel enabled                    | 16.6      |     | ns   |  |
| EALL               | A Port fall time                              | A-Port     |                                        | 250       |     | ns   |  |
| FALL               | B Port fall time                              | B-Port     |                                        | 170       |     | .10  |  |
|                    | A Port rise time                              | A-Port     |                                        | 315       |     | ns   |  |
| RISE               | B Port rise time                              | B-Port     |                                        | 28        |     | μs   |  |

Copyright © 2011–2015, Texas Instruments Incorporated



# **Switching Characteristics (continued)**

over operating free-air temperature range (unless otherwise noted)

|                    | PARAMETER                        | PINS      | TEST CONDITIONS                        | MIN T | P MAX | UNIT            |  |
|--------------------|----------------------------------|-----------|----------------------------------------|-------|-------|-----------------|--|
| VOLT               | AGE LEVEL SHIFTER – HPD LINES (x | _A AND x  | B PORTS) V <sub>CCA</sub> = 1.5 V      |       |       |                 |  |
| t <sub>PHL</sub>   | Propagation delay                | B to A    |                                        | 14    | 1.4   | μs              |  |
| t <sub>PLH</sub>   | Propagation delay                | B to A    | LIDD about a sable d                   | 9     | 0.2   | μs              |  |
| t <sub>FALL</sub>  | A Port fall time                 | A-Port    | HPD channel enabled                    | 1     | .8    | ns              |  |
| t <sub>RISE</sub>  | A Port rise time                 | A-Port    |                                        | 1     | .8    | ns              |  |
|                    | AGE LEVEL SHIFTER – SCL, SDA LIN | ES (x_A A | ND x_B PORTS) V <sub>CCA</sub> = 1.8 V |       |       |                 |  |
|                    |                                  | A to B    | Joseph                                 | 3     | 00    | ns              |  |
| t <sub>PHL</sub>   | Propagation delay                | B to A    |                                        | 3     | 50    | ns              |  |
|                    |                                  | A to B    |                                        | 4     | 00    | ns              |  |
| $t_{PLH}$          | Propagation delay                | B to A    |                                        | 4     | 20    | ns              |  |
|                    | A Port fall time                 | A-Port    | SCL/SDA channels enabled               |       | 10    | ns              |  |
| t <sub>FALL</sub>  | B Port fall time                 | B-Port    |                                        |       | 25    | ns              |  |
|                    | A Port rise time                 | A-Port    |                                        |       | 15    | ns              |  |
| $t_{RISE}$         | B Port fall time                 | B-Port    | -                                      |       | 15    | ns              |  |
| F <sub>(MAX)</sub> |                                  | 2         | -                                      | 400   |       | kHz             |  |
|                    | AGE LEVEL SHIFTER - CEC LINES (x | A AND x   | B PORTS) Voca = 1.8 V                  |       |       |                 |  |
|                    |                                  | A to B    |                                        | 3     | 75    |                 |  |
| $t_{PHL}$          | Propagation delay                | B to A    | -                                      |       | 66    | ns              |  |
|                    |                                  | A to B    |                                        |       | 3.8   | μs              |  |
| $t_{PLH}$          | Propagation delay                | B to A    | -                                      | 16.   |       | ns              |  |
|                    | A Port fall time                 | A-Port    | CEC channel enabled                    |       | 10    | 113             |  |
| $t_{FALL}$         | B Port fall time                 | B-Port    | -                                      |       | 70    | ns              |  |
|                    | A Port rise time                 | A-Port    | -                                      |       | 15    | nc              |  |
| $t_{RISE}$         | B Port rise time                 | B-Port    |                                        |       | 28    | ns              |  |
| VOLT               | AGE LEVEL SHIFTER – HPD LINES (x |           | P POPTS) V = 1 9 V                     |       | 20    | μs              |  |
|                    |                                  |           | _B FOR 15) V <sub>CCA</sub> = 1.8 V    | 1/2   | 1.0   |                 |  |
| t <sub>PHL</sub>   | Propagation delay                | B to A    |                                        |       | 1.2   | μs              |  |
| t <sub>PLH</sub>   | Propagation delay                | B to A    | HPD channels enabled                   |       | 0.2   | μs              |  |
| t <sub>FALL</sub>  | A Port fall time                 | A-Port    |                                        |       | .5    | ns              |  |
| t <sub>RISE</sub>  | A Port rise time                 | A-Port    |                                        |       | .5    | ns              |  |
| VOLT               | AGE LEVEL SHIFTER – SCL, SDA LIN |           | na x_B PORTS) V <sub>CCA</sub> = 2.5 V | _     | 00    |                 |  |
| t <sub>PHL</sub>   | Propagation delay                | A to B    | -                                      |       | 00    | ns              |  |
|                    |                                  | B to A    | _                                      |       | 00    |                 |  |
| t <sub>PLH</sub>   | Propagation delay                | A to B    | 1                                      |       | 90    | ns              |  |
|                    |                                  | B to A    |                                        |       | 20    |                 |  |
| t <sub>FALL</sub>  | A Port fall time                 | A-Port    | SCL/SDA channels enabled               |       | 70    | kHz             |  |
| 1 ALL              | B Port fall time                 | B-Port    |                                        |       | 25    | · · · · · · · · |  |
| t <sub>RISE</sub>  | A Port rise time                 | A-Port    |                                        |       | 15    | ns              |  |
| INIOE              | B Port fall time                 | B-Port    |                                        |       | 15    |                 |  |
| $F_{(MAX)}$        | Maximum switching frequency      |           |                                        | 400   |       | kHz             |  |



# **Switching Characteristics (continued)**

over operating free-air temperature range (unless otherwise noted)

|                    | PARAMETER                        | PINS       | TEST CONDITIONS                        | MIN TYP | MAX | UNIT |
|--------------------|----------------------------------|------------|----------------------------------------|---------|-----|------|
| VOLT               | AGE LEVEL SHIFTER – CEC LINES (x | _A AND x   | B PORTS) V <sub>CCA</sub> = 2.5 V      |         |     |      |
|                    | Dronagation daloy                | A to B     |                                        | 375     |     |      |
| t <sub>PHL</sub>   | Propagation delay                | B to A     |                                        | 305     |     | ns   |
|                    | 5                                | A to B     |                                        | 13.8    |     | μs   |
| t <sub>PLH</sub>   | Propagation delay                | B to A     | CFC shannel anablad                    | 16.6    |     | ns   |
|                    | A Port fall time                 | A-Port     | CEC channel enabled                    | 170     |     | 20   |
| t <sub>FALL</sub>  | B Port fall time                 | B-Port     |                                        | 170     |     | ns   |
|                    | A Port rise time                 | A-Port     |                                        | 315     |     | ns   |
| <sup>T</sup> RISE  | B Port rise time                 | B-Port     |                                        | 28      |     | μs   |
| VOLT               | AGE LEVEL SHIFTER – HPD LINES (x | _A AND x   | B PORTS) V <sub>CCA</sub> = 2.5 V      |         | ,   |      |
| t <sub>PHL</sub>   | Propagation delay                | B to A     |                                        | 14.2    |     | μs   |
| t <sub>PLH</sub>   | Propagation delay                | B to A     | LIDD sharpel anabled                   | 9.2     |     | μs   |
| t <sub>FALL</sub>  | A Port fall time                 | A-Port     | HPD channel enabled                    | 1.2     |     | ns   |
| t <sub>RISE</sub>  | A Port rise time                 | A-Port     |                                        | 1.2     |     | ns   |
| VOLT               | AGE LEVEL SHIFTER – SCL, SDA LIN | NES (x_A A | nd x_B PORTS) V <sub>CCA</sub> = 3.3 V |         | ,   |      |
|                    | Dranagation daloy                | A to B     |                                        | 300     |     |      |
| t <sub>PHL</sub>   | Propagation delay                | B to A     |                                        | 400     |     | ns   |
|                    | Description delay.               | A to B     |                                        | 260     |     |      |
| t <sub>PLH</sub>   | Propagation delay                | B to A     |                                        | 415     |     | ns   |
|                    | A Port fall time                 | A-Port     | SCL/SDA channels enabled               | 160     |     |      |
| t <sub>FALL</sub>  | B Port fall time                 | B-Port     |                                        | 225     |     | ns   |
|                    | A Port rise time                 | A-Port     |                                        | 305     |     | 20   |
| t <sub>RISE</sub>  | B Port fall time                 | B-Port     |                                        | 415     |     | ns   |
| F <sub>(MAX)</sub> | Maximum switching frequency      |            |                                        | 400     |     | kHz  |
| VOLT               | AGE LEVEL SHIFTER – CEC LINES (x | _A AND x   | B PORTS) V <sub>CCA</sub> = 3.3V       |         |     |      |
|                    | Dranagation daloy                | A to B     |                                        | 375     |     | 20   |
| t <sub>PHL</sub>   | Propagation delay                | B to A     |                                        | 305     |     | ns   |
|                    | Propagation delay                | A to B     |                                        | 13.8    |     | μs   |
| t <sub>PLH</sub>   | Propagation delay                | B to A     | CFC shannel anablad                    | 16.6    |     | ns   |
|                    | A Port fall time                 | A-Port     | CEC channel enabled                    | 160     |     |      |
| t <sub>FALL</sub>  | B Port fall time                 | B-Port     |                                        | 170     |     | ns   |
|                    | A Port rise time                 | A-Port     |                                        | 305     |     | ns   |
| t <sub>RISE</sub>  | B Port rise time                 | B-Port     |                                        | 28      |     | μs   |
| VOLT               | AGE LEVEL SHIFTER – HPD LINES (x | _A AND x   | B PORTS) V <sub>CCA</sub> = 3.3 V      |         |     |      |
| t <sub>PHL</sub>   | Propagation delay                | B to A     |                                        | 14.2    |     | μs   |
| t <sub>PLH</sub>   | Propagation delay                | B to A     | HPD channel anabled                    | 9.2     |     | μs   |
| t <sub>FALL</sub>  | A Port fall time                 | A-Port     | HPD channel enabled                    | 1.1     |     | ns   |
| t <sub>RISE</sub>  | A Port rise time                 | A-Port     |                                        | 1.1     |     | ns   |

Copyright © 2011–2015, Texas Instruments Incorporated



### 6.7 Typical Characteristics





### **Typical Characteristics (continued)**



Copyright © 2011–2015, Texas Instruments Incorporated



### 7 Detailed Description

#### 7.1 Overview

The TPD12S016 is a single-chip HDMI interface device with auto-direction sensing I<sup>2</sup>C voltage level shifting buffers, a load switch, and integrated high-speed ESD protection clamps. The device pin mapping matches the HDMI connector with four differential pairs and control lines. This device offers eight low-capacitance ESD clamps, allowing HDMI 1.4 data rates. The integrated ESD circuits provides matching between each differential signal pair, which allows an advantage over discrete ESD solutions where variations between ESD protection clamps degrade the differential signal quality. The TPD12S016 provides a current limited 5-V output (5V\_OUT) for sourcing the HDMI power line. The current limited 5-V output supplies up to 55 mA to the HDMI receiver. The control of 5V\_OUT and the hot plug detect (HPD) circuitry is independent of the LS\_OE control signal, and is controlled by the CT\_HPD pin. This independent CT\_HPD control enables the detection scheme (5V\_OUT and HPD) to be active before enabling the HDMI link. An internal 3.3 V node powers the CEC pin eliminating the need for a 3.3 V supply on board.

The TPD12S016 integrates all the external termination resistors at the HPD, CEC, SCL, and SDA lines. There are three non-inverting bidirectional voltage level translation (VLT) circuits for the SDA, SCL, and CEC lines. Each have a common power rail ( $V_{CCA}$ ) on the A side from 1.1 V to 3.6V. On the B side, the SCL\_B and SDA\_B each have an internal 1.75 k $\Omega$  pull up connected to the 5-V rail (5V\_OUT). The SCL and SDA pins meet the I<sup>2</sup>C specification and drive up to 750-pF capacitive loads exceeding the HDMI 1.4 specifications. The CEC\_B pin has an internal 27-k $\Omega$  pull up resistor to the internal 3.3-V supply rail. The HPD\_B port has a glitch filter to avoid false detection due to plug bouncing during the HDMI connector insertion.

The TPD12S016 offers a reverse current blocking feature at the 5V\_OUT pin. In the fault conditions, such as when two HDMI transmitters connect to the same HDMI cable, the TPD12S016 ensures that the system is safe from powering up through an external HDMI transmitter. The SCL\_B, SDA\_B, CEC\_B pins also feature reverse-current blocking when the system is powered off.

### 7.2 Functional Block Diagram



Submit Documentation Feedback



#### 7.3 Feature Description

#### 7.3.1 Conforms to HDMI Compliance Tests Without any External Components

The TPD12S016 has integrated pullup or pulldown resistors on the DDC, CEC, and HPD lines that conform to the HDMI 7.13 and 7.15 Compliance Tests without the designer needing to use any external components to TPD12S016.

#### 7.3.2 IEC 61000-4-2 ESD Protection

In many cases, the core ICs, such as the scalar chipset, may not have robust ESD cells to sustain system-level ESD strikes. In these cases, the TPD12S016 provides the desired system-level ESD protection, such as the IEC 61000-4-2 Level 4 ESD protection of ±8-kV Contact rating by absorbing the energy associated with the ESD strike.

#### 7.3.3 Supports HDMI 1.4 Data Rate

The high-speed TMDS pins of the TPD12S016 add only 1.0-pF (for PW package) or 1.2-pF (for RKT package) of capacitance to the TMDS lines. An Insertion Loss –3 dB point that is greater than 3 GHz provides enough bandwidth to pass HDMI 1.4 TMDS data rates.

#### 7.3.4 Matches Class D and Class C Pin Mapping

The PW and RKT packages offer seamless layout routing options to eliminate the routing glitch for the differential signal pairs. The pin mapping follows the same order as the HDMI connector pin mapping.

# 7.3.5 8-Channel ESD Lines for Four Differential Pairs with Ultra-low Differential Capacitance Matching (0.05 pF)

Excellent intra-pair capacitance matching of 0.05 pF provides ultra low intra-pair skew, which allows an advantage over discrete ESD solutions where variations between ESD protection clamps can degrade the differential signal quality.

#### 7.3.6 On-Chip Load Switch With 55-mA Current Limit Feature at the HDMI 5V OUT Pin

The TPD12S016 provides a current limited 5-V output (5V\_OUT) for sourcing the HDMI power line. The current limited 5-V output supplies up to 55 mA to the HDMI receiver. The control of 5V\_OUT and the HPD circuitry is independent of the LS\_OE control signal, and is controlled by the CT\_HPD pin. This independent CT\_HPD control enables the detection scheme (5V OUT and HPD) to be active before enabling the HDMI link.

# 7.3.7 Auto-direction Sensing I<sup>2</sup>C Level Shifter With One-Shot Circuit to Drive a Long HDMI Cable (750-pF Load)

The TPD12S016 contains three bidirectional open-drain buffers specifically designed to support uptranslation/down-translation between the low voltage,  $V_{CCA}$  side DDC-bus and the 5-V DDC-bus or 3.3-V CEC line. The HDMI cable side of the DDC lines incorporates rise-time accelerators to support a high capacitive load on the HDMI cable side. The rise time accelerators boost the cable side DDC signal independent of which side of the bus is releasing the signal.

#### 7.3.8 Back-Drive Protection on HDMI Connector Side Ports

The TPD12S016 offers a reverse current blocking feature at the 5V\_OUT pin. In fault conditions, such as when two HDMI transmitters connect to the same HDMI cable, the TPD12S016 ensures that the system is safe from powering up through an external HDMI transmitter. The SCL\_B, SDA\_B, CEC\_B pins also feature reverse-current blocking when the system is powered off.

#### 7.3.9 Integrated Pullup and Pulldown Resistors per HDMI Specification

The system is designed to work properly according to the HDMI 1.4 specification with no external pullup resistors on the DDC, CEC, and HPD lines.



#### **Feature Description (continued)**

#### 7.3.10 Space Saving 24-Pin RKT Package and 24-TSSOP Package

When compared to discrete ESD solutions, the fully integrated port protection offered by TPD12S016 reduces the overall area required to fully protect an HDMI transmitter port.

#### 7.3.11 DDC/CEC LEVEL SHIFT Circuit Operation

The TPD12S016 enables DDC translation from  $V_{CCA}$  (system side) voltage levels to 5-V (HDMI cable side) voltage levels without degradation of system performance. The TPD12S016 contains two bidirectional open-drain buffers specifically designed to support up-translation/down-translation between the low voltage,  $V_{CCA}$  side DDC-bus and the 5-V DDC-bus. The port B I/Os are over-voltage tolerant to 5.5 V, even when the device is unpowered. After power-up and with the LS\_OE and CT\_HPD pins HIGH, a LOW level on port A (below approximately  $V_{ILC} = 0.08 \times V_{CCA}$  V) turns the corresponding port B driver (either SDA or SCL) on and drives port B down to  $V_{OLB}$  V. When port A rises above approximately  $0.10 \times V_{CCA}$  V, the port B pulldown driver is turned off and the internal pullup resistor pulls the pin HIGH. When port B falls first and goes below  $0.3 \times 5$  VOUT V, a CMOS hysteresis input buffer detects the falling edge, turns on the port A driver, and pulls port A down to approximately VOLA =  $0.16 \times V_{CCA}$  V. The port B pulldown is not enabled unless the port A voltage goes below  $V_{ILC}$ . If the port A low voltage goes below  $V_{ILC}$ , the port B pulldown driver is enabled until port A rises above ( $V_{ILC} + \Delta V_{T-HYSTA}$ ), then port B, if not externally driven LOW, will continue to rise being pulled up by the internal pullup resistor.



Figure 13. DDC/CEC Level Shifter Block Diagram

### 7.3.12 DDC/CEC Level Shifter Operational Notes For $V_{CCA} = 1.8 \text{ V}$

- The threshold of CMP1 (see Figure 13) is approximately 150 mV ± the 40 mV of total hysteresis.
- The comparator will trip for a falling waveform at approximately 130 mV.
- The comparator will trip for a rising waveform at approximately 170 mV.
- To be recognized as a zero, the level at Port A must first go below 130 mV (V<sub>ILC</sub> in spec) and then stay below 170 mV (V<sub>ILA</sub> in spec).
- To be recognized as a one, the level at A must first go above 170 mV and then stay above 130 mV.
- V<sub>ILC</sub> is set to 117 mV in Electrical Characteristics Table to give some margin to the 130 mV.
- V<sub>ILA</sub> is set to 148 mV in the *Electrical Characteristics* table to give some margin to the 170 mV.
- V<sub>IHA</sub> is set to 70% of V<sub>CCA</sub> to be consistent with standard CMOS levels.



### Feature Description (continued)



Figure 14. DDC Level Shifter Operation (B To A Direction)

#### 7.3.13 Rise-Time Accelerators

The HDMI cable side of the DDC lines incorporates rise-time accelerators to support high capacitive load (up to 750 pF) on the HDMI cable side. The rise time accelerators boost the cable side DDC signal independent of which side of the bus is releasing the signal.

#### 7.3.14 Noise Considerations

Ground offset between the TPD12S016 ground and the ground of devices on port A of the TPD12S016 must be avoided. The reason for this cautionary remark is that a CMOS/NMOS open-drain capable of sinking 3 mA of current at 0.4 V will have an output resistance of 133  $\Omega$  or less (R = E / I). Such a driver will share enough current with the port A output pulldown of the TPD12S016 to be seen as a LOW as long as the ground offset is zero. If the ground offset is greater than 0 V, then the driver resistance must be less. Since  $V_{ILC}$  can be as low as 90 mV at cold temperatures and the low end of the current distribution, the maximum ground offset should not exceed 50 mV. Bus repeaters that use an output offset are not interoperable with the port A of the TPD12S016 as their output LOW levels will not be recognized by the TPD12S016 as a LOW. If the TPD12S016 is placed in an application where the  $V_{IL}$  of port A of the TPD12S016 does not go below its  $V_{ILC}$  it will pull port B LOW initially when port A input transitions LOW but the port B will return HIGH, so it will not reproduce the port A input on port B. Such applications should be avoided. Port B is interoperable with all I²C-bus slaves, masters and repeaters.

#### 7.3.15 Resistor Pullup Value Selection

The system is designed to work properly with no external pullup resistors on the DDC, CEC, and HPD lines.

#### 7.4 Device Functional Modes

The LS\_OE and CT\_HPD are active-high enable pins. They control the TPD12S016 power saving options according to Table 1.

DDC. B-CEC\_B DDC/ CEC A-SIDE CEC LOAD SW **ICCA** ICC5V LS\_OE CT\_HPD **V<sub>CCA</sub>** V<sub>CC5V</sub> SIDE PULL-COMMENTS **PULL-UPS** AND HPD LDO **VLTs TYP** TYP **PULL-UPS** UPS Off Off Off ı 1 1.8 V 5.0 V Off Off Off 1 μΑ 1 μΑ Fully Disabled Н 1.8 V 5.0 V On Off Off Off Load Switch on L On On 1 µA 30 µA L 1.8 V 5.0 V Off Off Off Off Off Off 1 µA 1 µA Not a Valid State Н Н 1.8 V 5.0 V On On On On 13 µA 200 μΑ On On Fully On Χ Χ 0 V 0 V High-Z High-Z High-Z Off Off Off 0 0 Power Down Χ Χ 1.8 V 0 V High-Z High-Z High-Z Off Off Off 0 0 Power Down Χ Off Х 0 V 5.0 V High-Z High-Z High-Z Off Off 0 0 Power Down

Table 1. Power Saving Options<sup>(1)</sup>

(1) X = Don't Care, H = Signal High, and L = Signal Low



### 8 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### 8.1 Application Information

TPD12S016 provides IEC 61000-4-2 Level 4 Contact ESD rating to the HDMI 1.4 transmitter port. Buffered VLT's translate DDC and CEC channels bidirectionally. The system is designed to work properly with no external pullup resistors on the DDC, CEC, and HPD lines. The CEC line has an integrated 3.3-V rail, eliminating the need for a 3.3-V supply on board.

### 8.2 Typical Application

The TPD12S016 is placed as close as possible to the HDMI connector to provide voltage level translation, 5V OUT current limiting and overall ESD protection for the HDMI controller.

#### 8.2.1 Example 1: HDMI Controller Using One Control Line

In the example shown in Figure 15, the HDMI driver chip is controlling the TPD12S016 through only one control line, CT\_HPD. In this mode the HPD\_A to LS\_OE pin are connected as shown in the oval dotted line of Figure 15. To fully enable TPD12S016, set CT\_HPD above  $V_{IH}$ . To fully disable TPD12S016, set CT\_HPD below  $V_{IL}$ .



Figure 15. TPD12S016 with an HDMI Controller Using One GPIO for HDMI Interface Control



### **Typical Application (continued)**

### 8.2.1.1 Design Requirements

For this example, use the following table as input parameters:

Table 2. HDMI Controller Using One Control Line Design Parameters

|                              | EXAMPLE VALUE |                 |                   |
|------------------------------|---------------|-----------------|-------------------|
| Voltage on V <sub>CCA</sub>  |               | 1.8 V           |                   |
| Voltage on V <sub>CC5V</sub> |               |                 | 5.0 V             |
| Drive CT_HPD low (           | disabled)     | -0.5 V to 0.4 V |                   |
| Drive CT_HPD high            | (enabled)     |                 | 1.0 V to 1.8 V    |
|                              | A to B        | SCL and SDA     | 4.00 \/ += 4.0 \/ |
| Duive a legical 4            | AtoB          | CEC             | 1.26 V to 1.8 V   |
| Drive a logical 1            | B to A        | SCL and SDA     | 3.5 V to 5.0 V    |
|                              |               | CEC             | 2.31 V to 3.3 V   |
|                              | A (- D        | SCL and SDA     | 0.5.77.           |
| Drive a logical 0            | A to B        | CEC             | -0.5 V to 0.117 V |
|                              | D to A        | SCL and SDA     | −0.5 V to 1.5 V   |
|                              | B to A        | CEC             | -0.5 V to 0.99 V  |

### 8.2.1.2 Detailed Design Procedure

To begin the design process, the designer needs to know the  $V_{CC5V}$  voltage range and the logic level,  $V_{CCA}$ , voltage range.

### 8.2.1.3 Application Curves



the TMDS Lines at 1080p, 340 MHz Pixel Clock, 3.4 Gbps



Figure 17. Eye Diagram Using EVM With TPD12S016 for the TMDS Lines at 1080p, 340 MHz Pixel Clock, 3.4 Gbps



### 8.2.2 Example 2: HDMI Controller Using CT\_HPD and LS\_OE

Some HDMI driver chips may have two GPIOs to control the HDMI interface chip. In this case a flexible power saving mode can be implemented. The load switch can be activated by CT\_HPD while the level shifters are inactive, using LS\_OE. This results in TPD12S016 drawing only approximately 30  $\mu$ A, a reduction of 170  $\mu$ A from being fully on. After a hot plug is detected, the HDMI controller can enable the rest of the HDMI interface chip using LS\_OE.



Figure 18. TPD12S016 with an HDMI Controller Using Two GPIOs For HDMI Interface Control

### 8.2.2.1 Design Requirements

For this example, use Table 3 for input parameters:

Table 3. HDMI Controller Using CT\_HPD and LS\_OE Design Parameters

|                              |           | EXAMPLE VALUE   |                   |
|------------------------------|-----------|-----------------|-------------------|
| Voltage on V <sub>CCA</sub>  |           | 3.3 V           |                   |
| Voltage on V <sub>CC5V</sub> |           | 5.0 V           |                   |
| Drive CT_HPD low (d          | disabled) |                 | 0.5.7.4.0.4.7     |
| Drive LS_OE low (dis         | sabled)   | -0.5 V to 0.4 V |                   |
| Drive CT_HPD high (          | (enabled) |                 | 401/4-221/        |
| Drive LS_OE high (e          | nabled)   | 1.0 V to 3.3 V  |                   |
|                              | A += D    | SCL and SDA     | 2.24 V += 2.2 V   |
| Deba - Instant 4             | A to B    | CEC             | 2.31 V to 3.3 V   |
| Drive a logical 1            | D. 1 - A  | SCL and SDA     | 3.5 V to 5.0 V    |
|                              | B to A    | CEC             | 2.31 V to 3.3 V   |
|                              | A 1 - D   | SCL and SDA     | 0.5.7/1- 0.044.7/ |
| Drive a logical 0            | A to B    | CEC             | -0.5 V to 0.214 V |
|                              | D ( - A   | SCL and SDA     | −0.5 V to 1.5 V   |
|                              | B to A    | CEC             | -0.5 V to 0.99 V  |



#### 8.2.2.2 Detailed Design Procedure

To begin the design process, the designer needs to know the  $V_{CC5V}$  voltage range and the logic level,  $V_{CCA}$ , voltage range.

#### 8.2.2.3 Application Curves

Refer to Application Curves for related application curves.

### 9 Power Supply Recommendations

TPD12S016 has two power input pins:  $V_{CC5V}$  and  $V_{CCA}$ . It can operate normally with  $V_{CC5V}$  between 4.5 V and 5.5 V; and  $V_{CCA}$  between 1.1 V and 3.6 V. Thus, the power supply (with a ripple of  $V_{RIPPLE}$ ) requirement for TPD12S016 for  $V_{CC5V}$  is between 4.5 V +  $V_{RIPPLE}$  and 5.5 V -  $V_{RIPPLE}$ ; and for  $V_{CCA}$  it is between 1.1 V +  $V_{RIPPLE}$  and 3.6 V -  $V_{RIPPLE}$ .

### 10 Layout

### 10.1 Layout Guidelines

- The optimum placement is as close to the connector as possible.
  - EMI during an ESD event can couple from the trace being struck to other nearby unprotected traces, resulting in early system failures. Therefore, the PCB designer needs to minimize the possibility of EMI coupling by keeping any unprotected traces away from the protected traces which are between the TVS and the connector.
- · Route the protected traces as straight as possible.
- Avoid using VIAs between the connecter and an I/O protection pin on TPD12S016.
- Avoid 90° turns in traces.
  - Electric fields tend to build up on corners, increasing EMI coupling.
- Minimize impedance on the path to GND for maximum ESD dissipation.
- The capacitors on V<sub>BUS</sub> and V<sub>OTG IN</sub> should be placed close to their respective pins on TPD12S016.

### 10.2 Layout Examples

#### 10.2.1 TPD12S016RKT



Figure 19. TPD12S016RKT Layout Example



### **Layout Examples (continued)**

Routing with TPD12S016RKT requires three layers. Vias are an integral part of layout for such a design. Proper placement of vias can eliminate exposing the system unnecessarily to an ESD event. The example shown above routes the TMDS lines directly from the connector to the protection pins *before* using vias to an internal layer. This helps promote ESD energy dissipation at the TPD12S016 protection pins. Note that while there is a via between the connector and the DDC/CEC/HPD lines, the traces terminate at the protection pins, leaving no other path for ESD energy to dissipate except at the TPD12S016 protection pins. All ground pins should have a large via near them connecting to as many internal and external ground planes as possible to reduce any impedance between TPD12S016 and ground. Tenting of VIAs near to SMD pads should be done to eliminate any solder-wicking during PCB assembly.

#### 10.2.2 TPD12S016PW



\* If unused, tie Reserve Pin to Ground with  $75\Omega$  resistor

Figure 20. TPD12S016PW Layout Example

The TPD12S016PW can be routed on a single layer. HDMI connector pin matching has been arranged to allow for a flow through routing style. All ground pins should have a large via near them connecting to as many internal and external ground planes as possible to reduce any impedance between TPD12S016 and ground. Tenting of vias near to SMD pads should be done to eliminate any solder-wicking during PCB assembly.

Submit Documentation Feedback



### 11 Device and Documentation Support

### 11.1 Community Resources

The following links connect to TI community resources. Linked contents are provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

TI E2E™ Online Community TI's Engineer-to-Engineer (E2E) Community. Created to foster collaboration among engineers. At e2e.ti.com, you can ask questions, share knowledge, explore ideas and help solve problems with fellow engineers.

**Design Support** *TI's Design Support* Quickly find helpful E2E forums along with design support tools and contact information for technical support.

#### 11.2 Trademarks

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

### 11.3 Electrostatic Discharge Caution



These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

### 11.4 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

## 12 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.

Copyright © 2011–2015, Texas Instruments Incorporated



## **PACKAGE OPTION ADDENDUM**

15-Apr-2017

#### PACKAGING INFORMATION

www.ti.com

| Orderable Device | Status | Package Type | Package | Pins | Package | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp      | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|---------|------|---------|----------------------------|------------------|--------------------|--------------|----------------|---------|
|                  | (1)    |              | Drawing |      | Qty     | (2)                        | (6)              | (3)                |              | (4/5)          |         |
| HPA02285RKTR     | ACTIVE | UQFN         | RKT     | 24   | 3000    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | PN016          | Samples |
| TPD12S016PWR     | ACTIVE | TSSOP        | PW      | 24   | 2000    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | PN016          | Samples |
| TPD12S016RKTR    | ACTIVE | UQFN         | RKT     | 24   | 3000    | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-1-260C-UNLIM | -40 to 85    | PN016          | Samples |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and



## **PACKAGE OPTION ADDENDUM**

15-Apr-2017

continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 15-Feb-2018

### TAPE AND REEL INFORMATION





| Α0 | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

### QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device        | Package<br>Type | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|---------------|-----------------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPD12S016PWR  | TSSOP           | PW                 | 24 | 2000 | 330.0                    | 16.4                     | 6.95       | 8.3        | 1.6        | 8.0        | 16.0      | Q1               |
| TPD12S016RKTR | UQFN            | RKT                | 24 | 3000 | 177.8                    | 12.4                     | 2.21       | 4.22       | 0.81       | 4.0        | 12.0      | Q1               |

www.ti.com 15-Feb-2018



#### \*All dimensions are nominal

| Device        | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|---------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPD12S016PWR  | TSSOP        | PW              | 24   | 2000 | 367.0       | 367.0      | 38.0        |
| TPD12S016RKTR | UQFN         | RKT             | 24   | 3000 | 183.0       | 183.0      | 20.0        |

PW (R-PDSO-G24)

### PLASTIC SMALL OUTLINE



NOTES:

- A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994.
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side.
- E. Falls within JEDEC MO-153



# PW (R-PDSO-G24)

# PLASTIC SMALL OUTLINE



NOTES:

- All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.C. Publication IPC-7351 is recommended for alternate design.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.





Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.



**INSTRUMENTS** 





### NOTES:

- 1. All linear dimensions are in millimeters. Any dimensions in parenthesis are for reference only. Dimensioning and tolerancing per ASME Y14.5M.
  2. This drawing is subject to change without notice.





NOTES: (continued)

3. For more information, see Texas Instruments literature number SLUA271 (www.ti.com/lit/slua271).





NOTES: (continued)

4. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's non-compliance with the terms and provisions of this Notice.