

Sample &

Buy





SLVS639F-OCTOBER 2007-REVISED FEBRUARY 2016

# **TPD12S521 Single-Chip HDMI Transmitter Port Protection and Interface Device**

Technical

Documents

## 1 Features

- IEC 61000-4-2 Level 4 ESD Protection
  - ±8-kV Contact Discharge on External Lines
- Single-Chip ESD Solution for HDMI Driver
- On-Chip Current Regulator with 55-mA Current
  Output
- Supports All HDMI 1.3 and HDMI 1.4b Data Rates (-3 dB Frequency > 3 GHz)
- 0.8-pF Capacitance for the High Speed TMDS Lines
- 0.05-pF Matching Capacitance Between the Differential Signal Pair
- 38-Pin TSSOP Provides Seamless Layout Option with HDMI Connector
- Backdrive Protection
  - TMDS\_D[2:0]+/-
  - TMDS\_CK+/-
  - CE\_REMOTE\_OUT
  - DDC\_DAT\_OUT
  - DDC\_CLK\_OUT
  - HOTPLUG\_DET\_OUT
- Lead-Free Package

## 2 Applications

- PCs
- Consumer Electronics
- Set-Top Boxes
- DVD Players

## 4 Circuit Protection Scheme

## 3 Description

Tools &

Software

The TPD12S521 is a single-chip electro-static discharge (ESD) circuit protection device for the highdefinition multimedia interface (HDMI) transmitter port. While providing ESD protection with transient voltage suppression (TVS) diodes, the TVS protection adds little or no additional glitch in the high-speed differential signals. The high-speed transition minimized differential signaling (TMDS) ESD protection lines add only 0.8-pF capacitance.

Support &

Community

20

The low-speed control lines offer voltage-level shifting to eliminate the need for an external voltage levelshifter IC. The control line TVS diodes add 3.5-pF capacitance to the control lines. The 38-pin DBT package offers a seamless layout routing option to eliminate the routing glitch for the differential signal pairs. The DBT package pitch (0.5 mm) matches with the HDMI connector pitch. In addition, the pin mapping follows the same order as the HDMI connector pin mapping. The TPD12S521 provides an on-chip current limiting switch with output ratings of 55 mA at pin 38. This enables HDMI receiver detection even when the receiver device is powered off.

#### Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE    | BODY SIZE (NOM)   |  |  |
|-------------|------------|-------------------|--|--|
| TPD12S521   | TSSOP (38) | 6.40 mm × 9.70 mm |  |  |

(1) For all available packages, see the orderable addendum at the end of the datasheet.



NSTRUMENTS

www.ti.com

EXAS

## **Table of Contents**

| 1 | Feat                        | tures 1                            |  |  |  |  |  |  |  |  |  |  |
|---|-----------------------------|------------------------------------|--|--|--|--|--|--|--|--|--|--|
| 2 | Applications 1              |                                    |  |  |  |  |  |  |  |  |  |  |
| 3 | Description 1               |                                    |  |  |  |  |  |  |  |  |  |  |
| 4 | Circuit Protection Scheme 1 |                                    |  |  |  |  |  |  |  |  |  |  |
| 5 | Rev                         | ision History2                     |  |  |  |  |  |  |  |  |  |  |
| 6 |                             | Configuration and Functions 3      |  |  |  |  |  |  |  |  |  |  |
| 7 | Spe                         | cifications 4                      |  |  |  |  |  |  |  |  |  |  |
|   | 7.1                         | Absolute Maximum Ratings 4         |  |  |  |  |  |  |  |  |  |  |
|   | 7.2                         | ESD Ratings 4                      |  |  |  |  |  |  |  |  |  |  |
|   | 7.3                         | Recommended Operating Conditions 4 |  |  |  |  |  |  |  |  |  |  |
|   | 7.4                         | Thermal Information 4              |  |  |  |  |  |  |  |  |  |  |
|   | 7.5                         | Electrical Characteristics5        |  |  |  |  |  |  |  |  |  |  |
|   | 7.6                         | Typical Characteristics 6          |  |  |  |  |  |  |  |  |  |  |
| 8 | Deta                        | ailed Description7                 |  |  |  |  |  |  |  |  |  |  |
|   | 8.1                         | Overview                           |  |  |  |  |  |  |  |  |  |  |
|   |                             |                                    |  |  |  |  |  |  |  |  |  |  |

|    | 8.2  | Functional Block Diagram           | 7    |
|----|------|------------------------------------|------|
|    | 8.3  | Feature Description                | 8    |
|    | 8.4  | Device Functional Modes            | 8    |
| 9  | Арр  | lication and Implementation        | 9    |
|    | 9.1  | Application Information            | 9    |
|    | 9.2  | Typical Application                | 9    |
| 10 |      | ver Supply Recommendations         |      |
| 11 | Lay  | out                                | 11   |
|    | 11.1 | Layout Guidelines                  | . 11 |
|    | 11.2 | Layout Example                     | . 11 |
| 12 | Dev  | vice and Documentation Support     | . 12 |
|    | 12.1 | Trademarks                         | . 12 |
|    | 12.2 | Electrostatic Discharge Caution    | . 12 |
|    | 12.3 | Glossary                           | . 12 |
| 13 |      | chanical, Packaging, and Orderable |      |
|    | Info | rmation                            | 12   |
|    |      |                                    |      |

## **5** Revision History

| Changes from Revision E (February 2015) to Revision F                                          | Page |
|------------------------------------------------------------------------------------------------|------|
| Add text to Typical Application                                                                | 1    |
|                                                                                                |      |
| Changes from Revision D (September 2014) to Revision E                                         | Page |
| Changes from Revision D (September 2014) to Revision E  Added clarification to HDMI data rates |      |

#### Changes from Revision C (January 2013) to Revision D

Page



## 6 Pin Configuration and Functions



Pin Functions

| PIN               | TYPE                                  | ESD           | DESCRIPTION         |                                                                                     |  |  |  |  |
|-------------------|---------------------------------------|---------------|---------------------|-------------------------------------------------------------------------------------|--|--|--|--|
| NAMENO.5V SUPPLY1 |                                       | TIFE          | ESD                 | DESCRIPTION                                                                         |  |  |  |  |
| 5V_SUPPLY         | 1                                     | PWR           | 2 kV <sup>(1)</sup> | Current source for 5V_OUT.                                                          |  |  |  |  |
| LV_SUPPLY         | 2                                     | PVK           | 2 KV \ /            | Bias for CE/DDC/HOTPLUG level shifters.                                             |  |  |  |  |
| GND, TMDS_GND     | 3, 5, 8, 11,14, 25,<br>28, 31, 34, 36 | GND           | NA                  | TMDS ESD and parasitic GND return.                                                  |  |  |  |  |
| TMDS_D2+          | 4, 35                                 |               |                     |                                                                                     |  |  |  |  |
| TMDS_D2-          | 6, 33                                 |               |                     |                                                                                     |  |  |  |  |
| TMDS_D1+          | 7, 32                                 |               |                     |                                                                                     |  |  |  |  |
| TMDS_D1-          | 9, 30                                 | ESD clamp     | 8 kV <sup>(2)</sup> | TMDS 0.9 pF FSD protection (3)                                                      |  |  |  |  |
| TMDS_D0+          | 10, 29                                | ESD clamp     | 0 KV (-/            | TMDS 0.8-pF ESD protection. <sup>(3)</sup>                                          |  |  |  |  |
| TMDS_D0-          | 12, 27                                |               |                     |                                                                                     |  |  |  |  |
| TMDS_CK+          | 13, 26                                |               |                     |                                                                                     |  |  |  |  |
| TMDS_CK-          | 15, 24                                |               |                     |                                                                                     |  |  |  |  |
| CE_REMOTE_IN      | 16                                    |               |                     |                                                                                     |  |  |  |  |
| DDC_CLK_IN        | 17                                    | ю             | 2 kV <sup>(1)</sup> | LV_SUPPLY referenced logic level into ASIC.                                         |  |  |  |  |
| DDC_DAT_IN        | 18                                    | 10            | 2 KV (1)            |                                                                                     |  |  |  |  |
| HOTPLUG_DET_IN    | 19                                    |               |                     |                                                                                     |  |  |  |  |
| HOTPLUG_DET_OUT   | 20                                    |               | (2)                 | 5 V_SUPPLY referenced logic level out, plus 3.5-pF ESD <sup>(4)</sup> to connector. |  |  |  |  |
| DDC_DAT_OUT       | 21                                    | IO, ESD clamp | 8 kV <sup>(2)</sup> | 5 V_SUPPLY referenced logic level out, plus 3.5-pF ESD to                           |  |  |  |  |
| DDC_CLK_OUT       | 22                                    |               |                     | connector.                                                                          |  |  |  |  |
| CE_REMOTE_OUT     | 23                                    | IO, ESD clamp | 8 kV <sup>(2)</sup> | 3.3-V_SUPPLY referenced logic level out, plus 3.5-pF ESD to connector.              |  |  |  |  |
| ESD_BYP           | 37                                    | ESD Bypass    | 2 kV <sup>(1)</sup> | ESD bypass. This pin must be connected to a $0.1-\mu F$ ceramic capacitor.          |  |  |  |  |
| 5V_OUT            | 38                                    | PWR           | 2 kV <sup>(1)</sup> | 5-V regulator output                                                                |  |  |  |  |

(1) Human-Body Model (HBM) per MIL-STD-833, Method 3015, C<sub>DISCHARGE</sub> = 100 pF, R<sub>DISCHARGE</sub> = 1.5 kΩ, 5V\_SUPPLY and LV\_SUPPLY within recommended operating conitions, GND = 0 V, and ESD\_BYP (pin 37) and HOTPLUG\_DET\_OUT (pin 20) each bypassed with a 0.1-µF ceramic capacitor connnected to GND.

(2) Standard IEC 61000-4-2, C<sub>DISCHARGE</sub> = 150 pF, R<sub>DISCHARGE</sub> = 330 Ω, 5V\_SUPPLY and LV\_SUPPLY within recommended operating conditions, GND = 0 V, and ESD\_BYP (pin 37) and HOTPLUG\_DET\_OUT (pin 20) each bypassed with a 0.1-µF ceramic capacitor connected to GND.

(3) These two pins must be connected together inline on the PCB.

(4) This output can be connected to an external 0.1-μF ceramic capacitor, resulting in an increased ESD withstand voltage rating.

## 7 Specifications

## 7.1 Absolute Maximum Ratings<sup>(1)(2)</sup>

over operating free-air temperature range (unless otherwise noted)

|                                                  |                                 | MIN  | MAX | UNIT |
|--------------------------------------------------|---------------------------------|------|-----|------|
| V <sub>5V_SUPPLY</sub><br>V <sub>LV_SUPPLY</sub> | Supply voltage                  | -0.3 | 6   | V    |
| V <sub>I/O</sub>                                 | DC voltage at any channel input | -0.5 | 6   | V    |
| T <sub>stg</sub>                                 | Storage temperature range       | -65  | 150 | °C   |

 Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

(2) The algebraic convention, whereby the most negative value is a minimum and the most positive value is a maximum.

## 7.2 ESD Ratings

|                    |                         |                                                                                                                                   |                                      | VALUE | UNIT |
|--------------------|-------------------------|-----------------------------------------------------------------------------------------------------------------------------------|--------------------------------------|-------|------|
| V <sub>(ESD)</sub> | Electrostatic discharge | Human body model (HBM), per MIL-STD-<br>883, Method 3015, C <sub>DISCHARGE</sub> = 100 pF,<br>$R_{DISCHARGE} = 1.5 k\Omega^{(1)}$ | Pins 1, 2, 16–19, 37, 38             | ±2000 | V    |
|                    | 6                       | IEC 61000-4-2 Contact Discharge <sup>(2)</sup>                                                                                    | Pins 4, 7, 10, 13, 20–24, 27, 30, 33 | ±8000 |      |

(1) JEDEC document JEP155 states that 500-V HBM allows safe manufacturing with a standard ESD control process. Manufacturing with less than 500-V HBM is possible with the necessary precautions.

(2) JEDEC document JEP157 states that 250-V CDM allows safe manufacturing with a standard ESD control process. Manufacturing with less than 250-V CDM is possible with the necessary precautions.

## 7.3 Recommended Operating Conditions

over operating free-air temperature range (unless otherwise noted)

|                |                                | MIN | TYP | MAX | UNIT |
|----------------|--------------------------------|-----|-----|-----|------|
| T <sub>A</sub> | Operating free-air temperature | -40 |     | 85  | °C   |
| 5V_SUPPLY      | Operating supply voltage       |     | 5   | 5.5 | V    |
| LV_SUPPLY      | Bias supply voltage            | 1   | 3.3 | 5.5 | V    |

### 7.4 Thermal Information

|                       |                                              | TPD12S521 |      |
|-----------------------|----------------------------------------------|-----------|------|
|                       | THERMAL METRIC <sup>(1)</sup>                | DBT       | UNIT |
|                       |                                              | 38 PINS   |      |
| $R_{	extsf{	heta}JA}$ | Junction-to-ambient thermal resistance       | 83.6      |      |
| R <sub>0JC(top)</sub> | Junction-to-case (top) thermal resistance    | 29.8      |      |
| $R_{\theta JB}$       | Junction-to-board thermal resistance         | 44.7      | °C/W |
| Ψ <sub>JT</sub>       | Junction-to-top characterization parameter   | 2.9       |      |
| Ψ <sub>JB</sub>       | Junction-to-board characterization parameter | 44.1      |      |

(1) For more information about traditional and new thermal metrics, see the IC Package Thermal Metrics application report, SPRA953.

#### **TPD12S521** SLVS639F-OCTOBER 2007-REVISED FEBRUARY 2016

### 7.5 Electrical Characteristics

over operating free-air temperature range (unless otherwise noted)

|                                     | PARAMETER                                                                       | Т                                                                                                                                      | EST CONDITIONS                                                 |      | MIN  | TYP  | MAX | UNIT |
|-------------------------------------|---------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------|------|------|------|-----|------|
| I <sub>CC5</sub>                    | Operating supply<br>current                                                     | 5V_SUPPLY = 5 V                                                                                                                        |                                                                |      |      | 110  | 130 | μA   |
| I <sub>CC3</sub>                    | Bias supply current                                                             | LV_SUPPLY = 3.3 V                                                                                                                      |                                                                |      |      | 1    | 5   | μA   |
| V <sub>DROP</sub>                   | 5V_OUT overcurrent<br>output drop                                               | 5V_SUPPLY = 5 V, I <sub>OUT</sub> =                                                                                                    | = 55 mA                                                        |      | 150  | 200  | mV  |      |
| I <sub>SC</sub>                     | 5V_OUT short-circuit<br>current limit                                           | 5V_SUPPLY= 5 V, 5V_O                                                                                                                   | 5V_SUPPLY= 5 V, 5V_OUT = GND                                   |      |      |      |     | mA   |
| I <sub>OFF</sub>                    | OFF-state leakage<br>current, level-shifting<br>NFET                            | LV_SUPPLY = 0 V                                                                                                                        |                                                                |      |      | 0.1  | 5   | μA   |
| I <sub>BACK</sub><br>DRIVE          | Current conducted<br>from output pins to<br>V_SUPPLY rails when<br>powered down | 5V_SUPPLY < V <sub>CH_OUT</sub><br>TMDS_D[2:0]+/-,<br>TMDS_CK+/-,<br>CE_REMOTE_OUT,<br>DDC_DAT_OUT,<br>DDC_CLK_OUT,<br>HOTPLUG_DET_OUT |                                                                |      | 0.1  | 5    | μA  |      |
| V <sub>ON</sub>                     | Voltage drop across<br>level-shifting NFET<br>when ON                           | $LV_SUPPLY = 2.5 V, V_S = GND, I_{DS} = 3 mA$                                                                                          |                                                                |      |      | 95   | 140 | mV   |
| $V_F$ Diode forward voltage $I_F =$ |                                                                                 | I <sub>F</sub> = 8 mA, Top diode                                                                                                       |                                                                |      |      | 0.85 |     | V    |
| ٧F                                  | Didde forward voltage                                                           | $T_A = 25^{\circ}C^{(1)}$                                                                                                              | Bottom diode                                                   |      | 0.85 |      | v   |      |
|                                     | Channel clamp                                                                   | TA = 25°C <sup>(1)(2)</sup>                                                                                                            | Positive transients                                            |      |      | 9    |     |      |
| V <sub>CL</sub>                     | voltage at ±8 kV HBM<br>ESD                                                     | Negative transients                                                                                                                    |                                                                |      | -9   |      | V   |      |
| <b>D</b>                            | Dumonia registeres                                                              |                                                                                                                                        | Positive transients                                            |      |      | 3    |     | 0    |
| R <sub>DYN</sub>                    | Dynamic resistance                                                              | I = 1 A, T <sub>A</sub> = 25°C <sup>(3)</sup>                                                                                          | Negative transients                                            |      |      | 1.5  |     | Ω    |
| I <sub>LEAK</sub>                   | TMDS channel<br>leakage current                                                 | $T_{A} = 25^{\circ}C^{(1)}$                                                                                                            |                                                                |      |      | 0.01 | 1   | μΑ   |
| C <sub>IN</sub> ,<br>TMDS           | TMDS channel input<br>capacitance                                               | $5V_SUPPLY=5 V$ , Measu $V_{BIAS} = 2.5 V^{(1)}$                                                                                       | 5V_SUPPLY= 5 V, Measured at 1 MHz,<br>$V_{BIAS} = 2.5 V^{(1)}$ |      |      |      |     | pF   |
| ΔC <sub>IN</sub> ,<br>TMDS          | TMDS channel input<br>capacitance matching                                      | 5V_SUPPLY= 5 V, Measu<br>V <sub>BIAS</sub> = 2.5 V <sup>(1)(4)</sup>                                                                   |                                                                |      | 0.05 |      | pF  |      |
| C <sub>MUTUAL</sub>                 | Mutual capacitance<br>between signal pin<br>and adjacent signal<br>pin          | $5V_SUPPLY= 0 V$ , Measu<br>$V_{BIAS} = 2.5 V^{(1)}$                                                                                   |                                                                | 0.07 |      | pF   |     |      |
|                                     | Level-shifting input                                                            | 5V_SUPPLY= 0 V, Measu                                                                                                                  | urad at 100 KHz                                                | DDC  |      | 3.5  | 4   |      |
| C <sub>IN</sub>                     | capacitance,                                                                    | $V_{BIAS} = 2.5 V^{(1)}$                                                                                                               | uieu al IUU NEL,                                               | CEC  |      | 3.5  | 4   | pF   |
|                                     | capacitance to GND                                                              | UAS - 2.0 V                                                                                                                            |                                                                | HP   |      | 3.5  | 4   |      |

(1)

This parameter is specified by design and verified by device characterization Human-Body Model (HBM) per MIL-STD-883, Method 3015,  $C_{DISCHARGE} = 100 \text{ pF}$ ,  $R_{DISCHARGE} = 1.5 \text{ k}\Omega$ These measurements performed with no external capacitor on ESD\_BYP. Intrapair matching, each TMDS pair (i.e., D+, D–) (2)

(3)

(4)

TPD12S521 SLVS639F-OCTOBER 2007-REVISED FEBRUARY 2016



www.ti.com

## 7.6 Typical Characteristics





### 8 Detailed Description

#### 8.1 Overview

The TPD12S521 is a single-chip ESD solution for the HDMI transmitter port. In many cases the core ICs, such as the scalar chipset, may not have robust ESD cells to sustain system-level ESD strikes. In these cases, the TPD12S521 provides the desired system-level ESD protection, such as the IEC61000-4-2 (Level 4) ESD, by absorbing the energy associated with the ESD strike.

While providing the ESD protection, the TPD12S521 adds little or no additional glitch in the high-speed differential signals (see Figure 5 and Figure 6). The high-speed TMDS lines add only 0.8-pF capacitance to the lines. In addition, the monolithic integrated circuit technology ensures that there is excellent matching between the two-signal pair of the differential line. This is a direct advantage over discrete ESD clamp solutions where variations between two different ESD clamps may significantly degrade the differential signal quality.

The low-speed control lines offer voltage-level shifting to eliminate the need for an external voltage level-shifter IC. The control line ESD clamps add 3.5-pF capacitance to the control lines. The 38-pin DBT package offers a seamless layout routing option to eliminate the routing glitch for the differential signal pairs.

The TPD12S521 provides an on-chip regulator with current output ratings of 55 mA at pin 38. This current enables HDMI receiver detection even when the receiver device is powered off. DBT package pitch (0.5 mm) matches with HDMI connector pitch. In addition, pin mapping follows the same order as the HDMI connector pin mapping.

#### 8.2 Functional Block Diagram





#### 8.3 Feature Description

#### 8.3.1 Single-Chip ESD Solution for HDMI Driver

TPD12S521 provides a complete ESD protection scheme for an HDMI 1.4 compliant port. The monolithic integrated circuit technology ensures that there is excellent matching between the two-signal pair of the differential line. This is a direct advantage over discrete ESD clamp solutions where variations between two different ESD clamps may significantly degrade the differential signal quality. The 38-pin DBT package offers a seamless layout routing option to eliminate the routing glitch for the differential signal pair.

#### 8.3.2 Supports All HDMI 1.3 and HDMI 1.4b Data Rates

The high-speed TMDS pins of the TPD12S521 add only 0.8 pF of capacitance to the TMDS lines. Excellent intrapair capacitance matching of 0.05 pF provides ultra low intra-pair skew. Insertion loss -3 dB point > 3 GHz provides enough bandwidth to pass all HDMI 1.4*b* TMDS data rates.

#### 8.3.3 Integrated Level Shifting for the Control Lines

The low-speed control lines offer voltage-level shifting to eliminate the need for an external voltage level-shifter IC. The control line ESD clamps add 3.5-pF capacitance to the control lines.

#### 8.3.4 ±8-kV Contact ESD Protection on External Lines

In many cases, the core ICs, such as the scalar chipset, may not have robust ESD cells to sustain system-level ESD strikes. In these cases, the TPD12S521 provides the desired system-level ESD protection, such as the the IEC61000-4-2 (Level 4) ESD, by absorbing the energy associated with the ESD strike.

#### 8.3.5 38-Pin TSSOP Provides Seamless Layout Option With HDMI Connector

The 38-pin DBT package offers seamless layout routing option to eliminate the routing glitch for the differential signal pair. DBT package pitch (0.5 mm) matches with HDMI connector pitch. In addition, pin mapping follows the same order as the HDMI connector pin mapping. This HDMI receiver port protection and interface device is specifically designed for next-generation HDMI transmitter protection.

#### 8.3.6 Backdrive Protection

Backdrive protection is offered on the following pins: TMDS\_D[2:0]+/-, TMDS\_CK+/-, CE\_REMOTE\_OUT, DDC\_DAT\_OUT, DDC\_CLK\_OUT, HOTPLUG\_DET\_OUT.

#### 8.3.7 Lead-Free Package

Lead-Free Package for RoHS Compliance.

### 8.3.8 On-Chip Current Regulator With 55-mA Current Output

The TPD12S521 provides an on-chip regulator with current output ratings of 55 mA at pin 38. This current enables HDMI receiver detection even when the receiver device is powered off.

### 8.4 Device Functional Modes

TPD12S521 is active with the conditions in the *Recommended Operating Conditions* met. The bi-directional voltage-level translators provide non-inverting level shifting from  $V_{LV}$  on the system side to either 5V (for SDA, SCL, HPD), or 3.3 V (for CEC) on the connector side. Each connector side pin has an ESD clamp that triggers when voltages are above  $V_{BR}$  or below the lower diode's  $V_f$ . During ESD events, voltages as high as  $\pm 8$ -kV (contact ESD) can be directed to ground via the internal diode network. Once the voltages on the protected line fall below these trigger levels (usually within 10's of nano-seconds), these pins revert to a non-conductive state.



### 9 Application and Implementation

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

### 9.1 Application Information

TPD12S521 provides IEC61000-4-2 Level 4 Contact ESD rating to the HDMI 1.4 transmitter port. Integrated voltage-level shifting reduces the board space needed to implement the control lines.

### 9.2 Typical Application

Refer to Figure 2 for a typical schematic for an HDMI 1.4 transmitter port protected with TPD12S521. The eight TMDS data lines (D2+/-, D1+/-, D0+/-, CLK+/-) each have two pins on TPD12S521 to connect to. The TMDS data lines flow through their respective pin pairs, attaching to the passive ESD protection circuitry. To block reverse current to the 3.3-V logic power rail, connect CEC\_OUT to the 3.3-V logic level with a 27-k $\Omega$  pull-up resistor in series with a Schottky diode.





#### 9.2.1 Design Requirements

For this example, use the following table as input parameters:

| Design Parameters    | Example Value |
|----------------------|---------------|
| Voltage on 5V_SUPPLY | 4.5 V - 5.5 V |
| Voltage on LV_SUPPLY | 1.7 V - 1.9 V |

#### **TPD12S521**

SLVS639F-OCTOBER 2007-REVISED FEBRUARY 2016



#### 9.2.2 Detailed Design Procedure

To begin the design process the designer needs to know the 5V\_SUPPLY voltage range and the logic level, LV\_SUPPLY, voltage range.

#### 9.2.3 Application Curves



## **10** Power Supply Recommendations

The designer needs to consider the requirement for the HDMI Transmitters Hot Plug Detect (HPD) scheme. If it is a requirement, then the V<sub>IH</sub> of HPD on the core scalar chip is the minimum voltage needed to detect a Hot Plug event. The minimum voltage requirement is  $V_{5V\_SUPPLY} - V_{DROP\_MAX} - V_{DROP\_SYSTEM} - V_{ON\_MAX} > V_{IH} \Rightarrow V_{5V\_SUPPLY} > V_{IH} + V_{DROP\_MAX} + V_{DROP\_SYSTEM} + V_{ON\_MAX}$ ; where  $V_{DROP\_MAX}$  is the maximum voltage drop across TPD12S521's current limiter,  $V_{DROP\_SYSTEM}$  is the voltage drop across the path from Pin 38 of TPD12S521 through the sink and back to Pin 20, and  $V_{ON\_MAX}$  is the maximum voltage drop across TPD12S521's level shifting NFET when ON. Otherwise, TPD12S521 is a passive ESD protection device and there is no need to power it.



## 11 Layout

### 11.1 Layout Guidelines

- The optimum placement is as close to the connector as possible.
  - EMI during an ESD event can couple from the trace being struck to other nearby unprotected traces, resulting in early system failures.
  - The PCB designer needs to minimize the possibility of EMI coupling by keeping any unprotected traces away from the protected traces which are between the TVS and the connector.
- Route the protected traces as straight as possible.
- Eliminate any sharp corners on the protected traces between the TVS and the connector by using rounded corners with the largest radii possible.
  - Electric fields tend to build up on corners, increasing EMI coupling.

### 11.2 Layout Example







## **12 Device and Documentation Support**

### 12.1 Trademarks

All trademarks are the property of their respective owners.

### 12.2 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

### 12.3 Glossary

#### SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

### 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical packaging and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



5-Feb-2016

## PACKAGING INFORMATION

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|---------------------|--------------|----------------|---------|
| TPD12S521DBTR    | ACTIVE | TSSOP        | DBT                | 38   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | PN521          | Samples |
| TPD12S521DBTRG4  | ACTIVE | TSSOP        | DBT                | 38   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | PN521          | Samples |

<sup>(1)</sup> The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

**PREVIEW**: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

**TBD:** The Pb-Free/Green conversion plan has not been defined.

**Pb-Free (RoHS):** TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes. **Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between

the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

Green (RoHS & no Sb/Br): TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

<sup>(3)</sup> MSL, Peak Temp. - The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

<sup>(4)</sup> There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.

<sup>(5)</sup> Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.

(6) Lead/Ball Finish - Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



5-Feb-2016

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

DBT (R-PDSO-G38)

PLASTIC SMALL OUTLINE



B. This drawing is subject to change without notice.

- C. Body dimensions do not include mold flash or protrusion.
- D. Falls within JEDEC MO-153.





- NOTES: A. All linear dimensions are in millimeters.
  - B. This drawing is subject to change without notice.
  - C. Publication IPC-7351 is recommended for alternate designs
  - D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525.
  - E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's noncompliance with the terms and provisions of this Notice.

> Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2018, Texas Instruments Incorporated