



SLUS272F - FEBRUARY 2000 - REVISED AUGUST 2006

# LOW-POWER, DUAL-OUTPUT, CURRENT-MODE PWM CONTROLLER

#### **FEATURES**

- BiCMOS Version of UC3846 Family
- 1.4-mA Maximum Operating Current
- 100-μA Maximum Startup Current
- ±0.5-A Peak Output Current
- 125-ns Circuit Delay
- Easier Parallelability
- Improved Benefits of Current Mode Control

### **DESCRIPTION**

The UCC3806 family of BiCMOS PWM controllers offers exceptionally improved performance with a familiar architecture. With the same block diagram and pinout of the popular UC3846 series, the UCC3806 line features increased switching frequency capability while greatly reducing the bias current used within the device. With a typical startup current of 50  $\mu$ A and a well defined voltage threshold for turn-on, these devices are favored

for applications ranging from off-line power supplies to battery operated portable equipment. Dual high-current, MOSFET driving outputs and a fast current sense loop further enhance device versatility.

All the benefits of current mode control including simpler loop closing, voltage feed-forward, parallelability with current sharing, pulse-by-pulse current limiting, and push/pull symmetry correction are readily achievable with the UCC3806 series.

These devices are available in multiple package options for both through-hole and surface mount applications; and in commercial, industrial, and military temperature ranges.

The UCC1806 is specified for operation from -55°C to 125°C, the UCC2806 is specified for operation from -40°C to 85°C, and the UCC3806 is specified for operation from 0°C to 70°C.

## SIMPLIFIED APPLICATION DIAGRAM







These devices have limited built-in ESD protection. The leads should be shorted together or the device placed in conductive foam during storage or handling to prevent electrostatic damage to the MOS gates.

## **ABSOLUTE MAXIMUM RATINGS**

over operating free-air temperature range unless otherwise noted(1)

|                                                     |                               | UCx806                          | UNIT |  |
|-----------------------------------------------------|-------------------------------|---------------------------------|------|--|
| Supply voltage, V <sub>IN</sub>                     | VIN, low impedance            | 15                              | V    |  |
| Supply current, I <sub>IN</sub>                     | VIN, high impedance           | 25                              | mA   |  |
| Output supply voltage                               | VC                            | 18                              | V    |  |
|                                                     | Continuous source or sink     | ± 200                           |      |  |
| •                                                   | Gate drive                    | ± 500                           |      |  |
| Output current                                      | SYNC                          | ± 30                            | mA   |  |
|                                                     | COMP                          | ± 10 to -(self-limiting)        | 1    |  |
| Analog input voltage range                          | CS-, CS+, NI, INV, SHUTDOWN   | -0.3 to (V <sub>IN</sub> + 0.3) | V    |  |
| Storage temperature, T <sub>stg</sub>               | ·                             | -65 to 150                      | °C   |  |
| Operating temperature, T <sub>J</sub>               | -55 to 150                    | °C                              |      |  |
| Lead temperature, T <sub>sol,</sub> 1,6 mm (1/16 ir | nch) from case for 10 seconds | 300                             | °C   |  |

<sup>(1)</sup> Stresses beyond those listed under "absolute maximum ratings" may cause permanent damage to the device. These are stress ratings only, and functional operation of the device at these or any other conditions beyond those indicated under "recommended operating conditions" is not implied. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability. All voltages are with respect to GND. Currents are positive into and negative out of, the specified terminal.

#### RECOMMENDED OPERATING CONDITIONS

|                                                | MIN     | NOM | MAX  | UNIT |    |
|------------------------------------------------|---------|-----|------|------|----|
| Input voltage, V <sub>IN</sub>                 | 8.0     |     | 14.5 | ٧    |    |
|                                                | UCC1806 | -55 |      | 125  |    |
| Operating junction temperature, T <sub>J</sub> | UCC2806 | -40 |      | 85   | °C |
|                                                | UCC3806 | 0   |      | 70   |    |

### PACKAGE DESCRIPTION

D, DW, J, M, N OR PW PACKAGE (TOP VIEW)





N/C - No connection



### **ORDERING INFORMATION**

|            | PACKAGED I  | DEVICES |          |                 | $T_A = T_J$    |             |
|------------|-------------|---------|----------|-----------------|----------------|-------------|
| DESIGNATOR | TYPE        | OPTION  | QUANTITY | - 55°C to 125°C | - 40°C to 85°C | 0°C to 70°C |
|            | 0010.40     | Tube    | 40       | -               | UCC2806D       | -           |
| D          | SOIC-16     | Reeled  | 2,500    | -               | UCC2806DTR     | -           |
| DIA        | 001014 40   | Tube    | 40       | -               | UCC2806DW      | UCC3806DW   |
| DVV        | DW SOICW-16 |         | 2,000    | -               | UCC2806DWTR    | UCC3806DWTR |
| J          | CDIP-16     | Tube    | 25       | UCC1806J        | UCC2806J       | UCC3806J    |
| L          | CLCC-20     | Tube    | 55       | UCC1806L        | -              | -           |
| М          | SSOP-16     | Reeled  | 2,500    | -               | UCC2806MTR     | -           |
| N          | PDIP-16     | Tube    | 25       | -               | UCC2806N       | UCC3806N    |
| DIA        | T000D 40    | Tube    | 90       | -               | UCC2806PW      | UCC3806PW   |
| PW         | TSSOP-16    | Reeled  | 2,000    | -               | UCC2806PWTR    | UCC3806PWTR |
| 0          |             |         | 46       | -               | UCC2806Q       | UCC3806Q    |
| Q          | PLCC-20     | Reeled  | 1,000    | =               | UCC2806QTR     | UCC3806QTR  |

## **ELECTRICAL CHARACTERISTICS**

 $V_{IN} = 12~V,~R_T = 33~k\Omega,~C_T = 330~pF,~C_{BYPASS}~on~V_{REF} = 0.01~\mu F,~-55^{\circ}C < T_A < 125^{\circ}C~for~the~UCC1806,~-40^{\circ}C < T_A < 85^{\circ}C~for~the~UCC2806,~0^{\circ}C < T_A < 70^{\circ}C~for~the~UCC3806,~and~T_A = T_J~(unless~otherwise~noted)$ 

|                    | PARAMETER                     |                    | TEST CONDITIONS                                                                                   | MIN  | TYP  | MAX  | UNIT |  |
|--------------------|-------------------------------|--------------------|---------------------------------------------------------------------------------------------------|------|------|------|------|--|
| REFERE             | NCE                           |                    |                                                                                                   |      |      |      |      |  |
| $V_{REF}$          | Supply, UVLO, turn-on         | UCC1806<br>UCC2806 |                                                                                                   | 5.02 | 5.10 | 5.17 | ٧    |  |
|                    |                               | UCC3806            |                                                                                                   | 5.00 | 5.10 | 5.20 |      |  |
|                    | Load regulation               |                    | 0.2 mA ≤ I <sub>OUT</sub> ≤ 5 mA                                                                  |      | 3    | 25   |      |  |
|                    | Total output variation (1)(2) |                    | Line, load, temperature                                                                           | -150 |      | 150  | mV   |  |
|                    | Output noise voltage (2)      |                    | $10 \text{ Hz} \le f_{OSC} \le 10 \text{ kHz}, \qquad T_J = 25^{\circ}\text{C}$                   |      | 70   |      | μV   |  |
|                    | Long term stability (2)       |                    | T <sub>A</sub> = 125°C, 1000 hours                                                                |      | 5    | 25   | mV   |  |
|                    | Output short circuit          |                    |                                                                                                   | -10  |      | -30  | mA   |  |
| OSCILLA            | TOR                           |                    |                                                                                                   |      |      |      |      |  |
|                    | Initial accuracy              |                    | T <sub>J</sub> = 25°C                                                                             | 42   | 47   | 52   | kHz  |  |
|                    | Temperature stability (2)     |                    | $T(min) \le T_A \le T(max)$                                                                       |      | 2%   |      |      |  |
|                    | Amplitude                     |                    |                                                                                                   |      | 2.35 |      | V    |  |
|                    | 5.1                           | UCC1806<br>UCC2806 | $V_{CT} = 0 \text{ V}, \qquad V_{RT} = V_{REF}$<br>$0.8 \text{ V} \le V_{SYNC} \le 2.0 \text{ V}$ |      | 50   | 125  |      |  |
| <sup>t</sup> DELAY | Delay-to-output time, SYNC    | UCC3806            | $V_{CT} = 0 \text{ V}, \qquad V_{RT} = V_{REF}$<br>0.8 V \(\text{V}_{SYNC} \(\text{ \le 2.0 V}\)  |      | 50   | 100  | ns   |  |



## **ELECTRICAL CHARACTERISTICS**

 $V_{IN} = 12 \text{ V, R}_{T} = 33 \text{ k}\Omega, C_{T} = 330 \text{ pF, C}_{BYPASS} \text{ on V}_{REF} = 0.01 \text{ }\mu\text{F, } -55^{\circ}\text{C} < T_{A} < 125^{\circ}\text{C} \text{ for the UCC1806, } -40^{\circ}\text{C} < T_{A} < 85^{\circ}\text{C} \text{ for the UCC2806, } 0^{\circ}\text{C} < T_{A} < 70^{\circ}\text{C} \text{ for the UCC3806, and } T_{A} = T_{J} \text{ (unless otherwise noted)}$ 

|                        | PARAMETER                                           |                       | TEST C                                                                       | ONDITIONS                              | MIN  | TYP  | MAX                | UNIT |
|------------------------|-----------------------------------------------------|-----------------------|------------------------------------------------------------------------------|----------------------------------------|------|------|--------------------|------|
| OSCILLATO              | R (continued)                                       |                       | •                                                                            |                                        | -    |      |                    |      |
| I <sub>DCHG</sub>      | Discharge current                                   |                       | T <sub>J</sub> = 25°C,                                                       | V <sub>CT</sub> = 2.0 V                |      | 2.5  |                    | mA   |
| V <sub>OL</sub>        | Low-level output voltage, SYI                       | NC .                  | I <sub>OUT</sub> = 1 mA                                                      |                                        |      |      | 0.4                |      |
| V <sub>OH</sub>        | High-level output voltage, SY                       | NC                    | I <sub>OUT</sub> = -4 mA                                                     |                                        | 2.4  |      |                    |      |
| $V_{IL}$               | Low-level input voltage, SYN                        | 0                     | V <sub>CT</sub> = 0 V,                                                       | V <sub>RT</sub> = V <sub>REF</sub>     |      |      | 0.8                | V    |
| V <sub>IH</sub>        | High-level input voltage, SYN                       | С                     | V <sub>CT</sub> = 0 V,                                                       | V <sub>RT</sub> = V <sub>REF</sub>     | 2.0  |      |                    |      |
| I <sub>SYNC</sub>      | Input current, SYNC                                 |                       |                                                                              |                                        | -1   |      | 1                  | μΑ   |
| ERROR AMI              | PLIFIER                                             |                       | •                                                                            |                                        |      |      |                    |      |
|                        | Input offset voltage                                | UCC1806<br>UCC2806    |                                                                              |                                        |      |      | 5                  | mV   |
|                        | par eneet renage                                    | UCC3806               |                                                                              |                                        |      |      | 10                 |      |
| I <sub>BIAS</sub>      | Input bias current                                  |                       |                                                                              |                                        |      |      | -1                 | μΑ   |
| I <sub>OFSET</sub>     | Input offset current                                |                       |                                                                              |                                        |      |      | 500                | nA   |
| CMR                    | Common mode range <sup>(1)</sup>                    |                       |                                                                              |                                        | 0    |      | V <sub>IN</sub> -2 | V    |
| A <sub>VOL</sub>       | Open loop gain                                      |                       | 1 V ≤ V <sub>OUT</sub> ≤ 4 V                                                 |                                        | 80   | 100  |                    | dB   |
| GBW                    | bandwidth                                           |                       |                                                                              |                                        | 1    |      |                    | MHz  |
| I <sub>COMP</sub> SINK | Output sink current                                 |                       | V <sub>ID</sub> < -20 mV,                                                    | V <sub>COMP</sub> = 1 V                | 1    |      |                    | mA   |
| I <sub>COMP SRC</sub>  | Output source current                               |                       | V <sub>ID</sub> < 20 mV,                                                     | V <sub>COMP</sub> = 3 V                | -80  | -120 |                    | μΑ   |
| V <sub>COMP_L</sub>    | Low-level output voltage                            |                       | V <sub>ID</sub> = -50 mV                                                     |                                        |      |      | 0.5                |      |
| V <sub>COMP H</sub>    | High-level output voltage                           |                       | V <sub>ID</sub> = -50 mV                                                     |                                        | 4.5  |      |                    | V    |
| CURRENT S              | SENSE AMPLIFIER                                     |                       | •                                                                            |                                        |      |      | <u> </u>           |      |
| Α                      | Amplifier gain <sup>(3)(4)</sup>                    |                       | V <sub>CS-</sub> = 0 V,                                                      | V <sub>CURLIM</sub> = V <sub>REF</sub> | 2.75 | 3.00 | 3.35               | V/V  |
|                        | Maximum differential input sig - V <sub>CS-</sub> ) | nal (V <sub>CS+</sub> | $V_{\text{CURLIM}} = V_{\text{NI}} = V$<br>$V_{\text{INV}} = 0V$             | REF,                                   | 1.1  |      |                    | V    |
|                        | Input offset voltage                                | UCC1806<br>UCC2806    | V <sub>CURLIM</sub> = 0.5 V,                                                 | V <sub>COMP</sub> = OPEN               |      | 10   | 30                 | mV   |
|                        |                                                     | UCC3806               | V <sub>CURLIM</sub> = 0.5 V,                                                 | V <sub>COMP</sub> = OPEN               |      | 10   | 50                 | mV   |
| CMRR                   | Common mode rejection ratio                         | )                     | $0 \text{ V} \leq \text{V}_{\text{CM}} \leq (\text{V}_{\text{IN}} -$         | 3.5 V)                                 | 60   |      |                    | dB   |
| PSRR                   | Power supply rejection ratio                        |                       |                                                                              |                                        | 56   |      |                    | dB   |
| I <sub>BIAS</sub>      | Input bias current (3)                              |                       | V <sub>CURLIM</sub> = 0.5 V,                                                 | V <sub>COMP</sub> = OPEN               |      |      | -1                 | μΑ   |
|                        | Input offset current (3)                            |                       | V <sub>CURLIM</sub> = 0.5 V,                                                 | V <sub>COMP</sub> = OPEN               |      |      | 1                  | μΑ   |
|                        | Delay-to-output time <sup>(5)</sup>                 |                       | $V_{NI} = V_{REF}$ ,<br>$V_{CURLIM} = 2.75 V$ ,<br>$(V_{CS+} - V_{CS-}) = 0$ |                                        |      | 125  | 175                | ns   |
| CURRENT L              | IMIT ADJUST                                         |                       |                                                                              |                                        |      |      |                    |      |
|                        | Current limit offset                                |                       | $V_{CS-} = V_{CS+} = 0 \text{ V}$                                            | , V <sub>COMP</sub> = OPEN             | 0.4  | 0.5  | 0.6                | V    |
| I <sub>BIAS</sub>      | Input bias current                                  |                       |                                                                              |                                        |      |      | 1                  |      |
|                        | Minimum latching current                            |                       |                                                                              |                                        | 300  | 200  |                    | μΑ   |
|                        | Maximum non-latching currer                         | nt                    |                                                                              |                                        |      | 200  | 80                 |      |

Line range = 10 V to 15 V, load range = 0.2 mA to 5 mA Ensured by design. Not production tested.



#### **ELECTRICAL CHARACTERISTICS**

 $V_{IN}$  = 12 V,  $R_T$  = 33 k $\Omega$ ,  $C_T$  = 330 pF,  $C_{BYPASS}$  on  $V_{REF}$  = 0.01  $\mu$ F, -55°C to 125°C for the UCC1806, -40°C <  $T_A$  < 85°C for the UCC2806, 0°C <  $T_A$  < 70°C for the UCC3806, and  $T_A$  =  $T_J$  (unless otherwise noted)

| SHUTDO             | OWN TERMINAL                  |                                      |                            |                             |      |      |          |    |
|--------------------|-------------------------------|--------------------------------------|----------------------------|-----------------------------|------|------|----------|----|
|                    | Threshold voltage             | UCC1806<br>UCC2806                   |                            |                             | 0.94 | 1.00 | 1.06     |    |
|                    | <b>G</b>                      | UCC3806                              |                            |                             | 0.9  | 1.0  | 1.1      | V  |
|                    | Input voltage range           | Input voltage range                  |                            |                             | 0    |      | $V_{IN}$ |    |
| t <sub>DLY</sub>   | Delay-to-output time          |                                      | 0 V ≤ V <sub>SHUTDOW</sub> | <sub>/N</sub> ≤ 1.3 V       |      | 75   | 150      | ns |
| OUTPUT             | Г                             |                                      |                            |                             | •    |      |          |    |
|                    | Output supply voltage         |                                      |                            |                             | 2.5  |      | 15.0     |    |
|                    |                               | UCC1806                              | I <sub>SINK</sub> = 20 mA  |                             |      | 100  | 300      |    |
|                    |                               | UCC2806                              | I <sub>SINK</sub> = 100 mA |                             |      | 0.4  | 1.1      |    |
|                    | Low-level output voltage      |                                      | I <sub>SINK</sub> = 20 mA  |                             |      | 100  | 200      | ٧  |
|                    |                               | UCC3806                              | I <sub>SINK</sub> = 100 mA |                             |      | 0.4  | 1.1      |    |
|                    |                               |                                      | $I_{SRC} = -20 \text{ mA}$ | 11.6                        | 11.9 |      |          |    |
|                    | High-level output voltage     |                                      | I <sub>SRC</sub> = -100 mA |                             | 11.0 | 11.6 |          |    |
| t <sub>RISE</sub>  | Rise time                     |                                      | T <sub>J</sub> = 25°C,     | C <sub>LOAD</sub> = 1000 pF |      | 35   | 65       |    |
| t <sub>FALL</sub>  | Fall time                     |                                      | $T_J = 25^{\circ}C$ ,      | C <sub>LOAD</sub> = 1000 pF |      | 35   | 65       | ns |
| UNDER              | VOLTAGE LOCKOUT (UVLO)        |                                      |                            |                             |      |      |          |    |
| V <sub>START</sub> | Startup threshold voltage     |                                      |                            |                             | 6.5  | 7.5  | 8.0      | V  |
|                    | Threshold hysteresis          |                                      |                            |                             | 0.75 |      | V        |    |
| I <sub>START</sub> | Startup current               | V <sub>IN</sub> < V <sub>START</sub> |                            |                             | 50   | 100  | μΑ       |    |
| I                  | Operating supply current      |                                      |                            |                             | 1.0  | 1.4  | mA       |    |
|                    | V <sub>IN</sub> shunt voltage |                                      | I <sub>VIN</sub> = 10 mA   |                             | 15.0 |      | 17.5     |    |

- (1) Line range = 10 V to 15 V, load range = 0.2 mA to 5 mA
- (2) Ensured by design. Not production tested.
- Parameters measured at trip point of latch with  $V_{NI} = VREF$ ,  $V_{INV} = 0V$ .
- (4) Amplifier gain defined as: G = delta change at COMP /delta change forced at CS+ delta voltage at CS+ = 0 to 1V
- (5) Current-sense amplifier output is slew rate limited to provide noise immunity.

#### THERMAL RESISTANCE TABLE

| PACKAGE<br>DESIGNATOR | PACKAGE TYPE | CKAGE TYPE (°C/W) |                           |  |
|-----------------------|--------------|-------------------|---------------------------|--|
| D                     | SOIC-16      | 35                | 50 to 120 <sup>(1)</sup>  |  |
| DW                    | SOICW-16     | 27                | 50 to 100 <sup>(1)</sup>  |  |
| J                     | CDIP-16      | 28                | 80 to 120                 |  |
| L                     | CLCC-20      | 20                | 70 to 80                  |  |
| М                     | SSOP-16      | 38                | 144 to 172 <sup>(2)</sup> |  |
| N                     | PDIP-16      | 45                | 90(1)                     |  |
| PW                    | TSSOP-16     | 15                | 123 to 147 <sup>(2)</sup> |  |
| Q                     | PLCC-20      | 34                | 43 to 75 <sup>(1)</sup>   |  |

 $<sup>^{(1)}</sup>$  Specified  $\theta$  <sub>JA</sub> (junction to ambient) is for devices mounted to 5 in<sup>2</sup> FR4 PC board with one ounce copper where noted. When resistance range is given, lower values are for 5 in<sup>2</sup> aluminum PC board. Test PWB was 0.062 in thick and typically used 0.635 mm trace widths for power packages and 1.3 mm trace widths for non-power packages with a 100x100 mil probe land area at the end of each trace.

<sup>(2)</sup> Modeled data. If value range given for  $\,\theta$  JA, the lower value is for 3x3 inch1 oz internal copper ground plane, and the higher value is for 1x1 inch ground plane. All model data assumes only one trace for each non-fused lead.



5

#### **TERMINAL FUNCTIONS**

|          | TERMINAL          |      |     |                                                                                                              |
|----------|-------------------|------|-----|--------------------------------------------------------------------------------------------------------------|
|          | PACK              | AGES | I/O | DESCRIPTION                                                                                                  |
| NAME     | D/DW/J/M<br>/N/PW | L,Q  | 1/0 | DESCRIPTION                                                                                                  |
| AOUT     | 11                | 14   | _   | High a south of a fault or to a MOOFFT                                                                       |
| BOUT     | 14                | 18   | 0   | High-current gate drive for the external MOSFETs                                                             |
| COMP     | 7                 | 9    | 0   | Output of the error amplifier                                                                                |
| CS-      | 3                 | 4    | I   | Inverting input of the 3x, differential current sense amplifier                                              |
| CS+      | 4                 | 5    | I   | Non-inverting input of the 3x, differential current sense amplifier                                          |
| CT       | 8                 | 10   | I   | Oscillator timing capacitor connection point                                                                 |
| CURLIM   | 1                 | 2    | 1   | Programs the primary current limit threshold that determins latching or retry after an overcurrent situation |
| GND      | 12                | 15   | -   | Reference ground and power ground for all functions of this device                                           |
| INV      | 6                 | 8    | ı   | Inverting input of the error amplifier.                                                                      |
| NI       | 5                 | 7    | 1   | Non-nverting input of the error amplifier.                                                                   |
| RT       | 9                 | 12   | 1   | Connection point for the oscillator timing resistor                                                          |
| SHUTDOWN | 16                | 20   | 1   | Provided for enhanced protection. When SHUTDOWN is driven above 1 V, AOUT and BOUT are forced low.           |
| SYNC     | 10                | 13   | I/O | Allows providing external synchronization with TTL compatible thresholds.                                    |
| VC       | 13                | 17   | 1   | Input supply connection for the FET drive outputs.                                                           |
| VIN      | 15                | 19   | ı   | Input supply connection for this device.                                                                     |
| VREF     | 2                 | 3    | 0   | Reference output.                                                                                            |

#### **DETAILED PIN DESCRIPTIONS**

**AOUT and BOUT:** AOUT and BOUT provide alternating high current gate drive for the external MOSFETs. Duty cycle can be varied from 0% to 50% where minimum dead time is a function of CT. Both outputs use MOS transistor switches with inherent anti-parallel body diodes to clamp voltage swings to the supply rails, allowing operation without the use of clamp diodes.

**COMP**: COMP is the output of the error amplifier and the input of the PWM comparator. The error amplifier is a low output impedance, 2-MHz operational amplifier which allows sinking or sourcing of current at the COMP pin. The error amplifier is internally current limited, so that zero duty cycle can be commanded by externally forcing COMP to GND.

CS-: CS- is the inverting input of the 3x differential current sense amplifier.

CS+: CS+ is the non-inverting input of the 3× differential current sense amplifier.

**CT**: CT is the oscillator timing capacitor connection point, which is charged by the current set by RT. CT is discharged to GND through a 2.5-mA current sink. This causes a linear discharge of CT to 0 V which then initiates the next switching cycle. Dead time occurs during the discharge of CT, forcing AOUT and BOUT low. Switching frequency ( $f_S$ ) and dead time ( $t_D$ ) are approximated by:

$$f_{\rm S} = \frac{1}{1.96 \times R_{\rm T} \times C_{\rm T} + t_{\rm D}}$$
 and  $t_{\rm D} = 956 \times C_{\rm T}$  (1)



### **DETAILED PIN DESCRIPTIONS (continued)**

**CURLIM**: CURLIM programs the primary current limit threshold and determines whether the device latches off or retries after an overcurrent condition. When a shutdown signal is generated, a 200- $\mu$ A current source to ground pulls down on CURLIM. If the voltage on the pin remains above 350 mV the device remains latched and the power must be cycled to restart. If the voltage on the pin falls below 350 mV, the device attempts a restart. The voltage threshold is typically set by a resistor divider from V<sub>REF</sub> to ground. To calculate the current limit adjust voltage threshold the following equations can be used.

Current limit adjust latching mode voltage is calculated in equation (2)

$$V = \frac{V_{REF} - (R1 \times 300 \,\mu\text{A})}{1 + \left(\frac{R1}{R2}\right)} > 350 \,\text{mV}$$
 (2)

Current limit adjust non-latching mode voltage is calculated in equation (3)

$$V = \frac{V_{REF} - (R1 \times 80 \,\mu\text{A})}{1 + \left(\frac{R1}{R2}\right)} < 350 \; \text{mV} \tag{3}$$

where

- R1 is the resistance from the VREF to CURLIM
- R2 is the resistance from CURLIM to GND

**GND**: GND is the reference ground and power ground for all functions of this part. Bypass and timing capacitors should be connected as close as possible to GND.

**RT**: RT is the connection point for the oscillator timing resistor. It has a low impedance input and is nominally at 1.25 V. The current through RT is mirrored to the timing capacitor pin, CT. This causes a linear charging of CT from 0 V to 2.35 V. Note that the current mirror is limited to a maximum of 100  $\mu$ A so R<sub>T</sub> must be greater than 12.5 k $\Omega$ .

**SYNC**: SYNC is a bi-directional pin, allowing or providing external synchronization with TTL compatible thresholds. In a typical application RT is connected through a timing resistor to GND which allows the internal oscillator to free run. In this mode SYNC outputs a TTL compatible pulse during the oscillator dead time (when CT is being discharged). If RT is forced above 4.4 V, SYNC acts as an input with TTL compatible thresholds and the internal oscillator is disabled. When SYNC is high, greater than 2 V the outputs are held active low. When SYNC returns low, the outputs may be high until the on-time is terminated by the normal peak current signal, a fault seen at SHUTDOWN or the next high assertion of SYNC. Multiple UCC3806s can be synchronized by a single master UCC3806 or external clock.

**VC**: VC is the input supply connection for the FET drive outputs and has an input range from 2.5 V to 15 V. VC should be capacitively bypassed for proper operation.

**VIN**: VIN is the input supply connection for this device. The UCC1806 has a maximum startup threshold of 8 V and internally limited by means of a 15 V shunt regulator. The shunted supply current must be limited to 25 mA. For proper operation, VIN must be bypassed to GND with at least a  $0.01-\mu F$  ceramic capacitor

**VREF**: VREF is a 5.1 V  $\pm 1\%$  trimmed reference output with a 5 mA maximum available current. VREF must be bypassed to GND with at least a 0.1- $\mu$ F ceramic capacitor for proper operation.



## **FUNCTIONAL BLOCK DIAGRAM**





### TYPICAL APPLICATION DIAGRAM



UDG-99036

### **TYPICAL CHARACTERISTICS**

Design equations for oscillator are described in the following equations.

$$f_{\rm OSC} = \frac{1}{t_{\rm RAMP} + t_{\rm FALL}} \tag{4}$$

$$t_{\mathsf{RAMP}} = 1.92 \times \mathsf{R}_{\mathsf{T}} \times \mathsf{C}_{\mathsf{T}} \tag{5}$$

$$t_{\text{FALL}} = \frac{2.4 \times C_{\text{T}}}{\left(0.002 - \left(\frac{1.25}{R_{\text{T}}}\right)\right)} \tag{6}$$

$$t_{DEAD} = t_{FALL} \tag{7}$$

### **TYPICAL CHARACTERISTICS**

#### **ERROR AMPLIFIER GAIN AND PHASE** vs **FREQUENCY** 180 80 60 135 Phase Gain - dB 40 90 20 45 0 0 Gain -20 -45 1 k 10 k 100 k 1 M 10 M f<sub>OSC</sub> - Oscillator Frequency - Hz





Figure 2.





## **REVISION HISTORY**

| DATE    | REVISION          | DESCRIPTION                                                                                                                   |
|---------|-------------------|-------------------------------------------------------------------------------------------------------------------------------|
| 3/11/05 | SLUS272D (Rev. D) | Updated Equation 2 and 3 to remove x3 factor.                                                                                 |
| 5/3/05  | SLUS272E (Rev. E) | Adjusted the factors of the switching frequency, Equation 1 and modified the typical discharge current from 2.0 mA to 2.5 mA. |





www.ti.com 16-Oct-2009

## **PACKAGING INFORMATION**

| Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | e Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> |
|------------------|-----------------------|-----------------|--------------------|------|----------------|---------------------------|------------------|------------------------------|
| 5962-9457501MEA  | ACTIVE                | CDIP            | J                  | 16   | 1              | TBD                       | A42              | N / A for Pkg Type           |
| 5962-9457501Q2A  | ACTIVE                | LCCC            | FK                 | 20   | 1              | TBD                       | POST-PLATE       | N / A for Pkg Type           |
| UCC1806J         | ACTIVE                | CDIP            | J                  | 16   | 1              | TBD                       | A42              | N / A for Pkg Type           |
| UCC1806J883B     | ACTIVE                | CDIP            | J                  | 16   | 1              | TBD                       | A42              | N / A for Pkg Type           |
| UCC1806L         | ACTIVE                | LCCC            | FK                 | 20   | 1              | TBD                       | POST-PLATE       | N / A for Pkg Type           |
| UCC1806L883B     | ACTIVE                | LCCC            | FK                 | 20   | 1              | TBD                       | POST-PLATE       | N / A for Pkg Type           |
| UCC2806D         | ACTIVE                | SOIC            | D                  | 16   | 40             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAR          |
| UCC2806DG4       | ACTIVE                | SOIC            | D                  | 16   | 40             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAR          |
| UCC2806DTR       | ACTIVE                | SOIC            | D                  | 16   | 2500           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAR          |
| UCC2806DTRG4     | ACTIVE                | SOIC            | D                  | 16   | 2500           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAR          |
| UCC2806DW        | ACTIVE                | SOIC            | DW                 | 16   | 40             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAR          |
| UCC2806DWG4      | ACTIVE                | SOIC            | DW                 | 16   | 40             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAR          |
| UCC2806DWTR      | ACTIVE                | SOIC            | DW                 | 16   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAR          |
| UCC2806DWTRG4    | ACTIVE                | SOIC            | DW                 | 16   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAR          |
| UCC2806J         | ACTIVE                | CDIP            | J                  | 16   | 1              | TBD                       | A42              | N / A for Pkg Type           |
| UCC2806M         | ACTIVE                | SSOP/<br>QSOP   | DBQ                | 16   | 75             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAR          |
| UCC2806MG4       | ACTIVE                | SSOP/<br>QSOP   | DBQ                | 16   | 75             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAR          |
| UCC2806MTR       | ACTIVE                | SSOP/<br>QSOP   | DBQ                | 16   | 2500           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAR          |
| UCC2806MTRG4     | ACTIVE                | SSOP/<br>QSOP   | DBQ                | 16   | 2500           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAR          |
| UCC2806N         | ACTIVE                | PDIP            | N                  | 16   | 25             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | N / A for Pkg Type           |
| UCC2806NG4       | ACTIVE                | PDIP            | N                  | 16   | 25             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | N / A for Pkg Type           |
| UCC2806PW        | ACTIVE                | TSSOP           | PW                 | 16   | 90             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAR          |
| UCC2806PWG4      | ACTIVE                | TSSOP           | PW                 | 16   | 90             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAR          |
| UCC2806PWTR      | ACTIVE                | TSSOP           | PW                 | 16   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAR          |
| UCC2806PWTRG4    | ACTIVE                | TSSOP           | PW                 | 16   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAR          |
| UCC2806Q         | ACTIVE                | PLCC            | FN                 | 20   | 46             | Green (RoHS & no Sb/Br)   | CU SN            | Level-2-260C-1 YEAR          |
| UCC2806QG3       | ACTIVE                | PLCC            | FN                 | 20   | 46             | Green (RoHS & no Sb/Br)   | CU SN            | Level-2-260C-1 YEAR          |
| UCC3806DW        | ACTIVE                | SOIC            | DW                 | 16   | 40             | Green (RoHS &             | CU NIPDAU        | Level-2-260C-1 YEAR          |



#### PACKAGE OPTION ADDENDUM

www.ti.com 16-Oct-2009

| Orderable Device | Status <sup>(1)</sup> | Package<br>Type | Package<br>Drawing | Pins | Package<br>Qty | e Eco Plan <sup>(2)</sup> | Lead/Ball Finish | MSL Peak Temp <sup>(3)</sup> |
|------------------|-----------------------|-----------------|--------------------|------|----------------|---------------------------|------------------|------------------------------|
|                  |                       |                 |                    |      |                | no Sb/Br)                 |                  |                              |
| UCC3806DWG4      | ACTIVE                | SOIC            | DW                 | 16   | 40             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAR          |
| UCC3806DWTR      | ACTIVE                | SOIC            | DW                 | 16   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAR          |
| UCC3806DWTRG4    | ACTIVE                | SOIC            | DW                 | 16   | 2000           | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAR          |
| UCC3806J         | ACTIVE                | CDIP            | J                  | 16   | 1              | TBD                       | A42              | N / A for Pkg Type           |
| UCC3806N         | ACTIVE                | PDIP            | N                  | 16   | 25             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | N / A for Pkg Type           |
| UCC3806NG4       | ACTIVE                | PDIP            | N                  | 16   | 25             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | N / A for Pkg Type           |
| UCC3806PW        | ACTIVE                | TSSOP           | PW                 | 16   | 90             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAR          |
| UCC3806PWG4      | ACTIVE                | TSSOP           | PW                 | 16   | 90             | Green (RoHS & no Sb/Br)   | CU NIPDAU        | Level-2-260C-1 YEAR          |
| UCC3806Q         | ACTIVE                | PLCC            | FN                 | 20   | 46             | Green (RoHS & no Sb/Br)   | CU SN            | Level-2-260C-1 YEAR          |
| UCC3806QG3       | ACTIVE                | PLCC            | FN                 | 20   | 46             | Green (RoHS & no Sb/Br)   | CU SN            | Level-2-260C-1 YEAR          |
| UCC3806QTR       | ACTIVE                | PLCC            | FN                 | 20   | 1000           | Green (RoHS & no Sb/Br)   | CU SN            | Level-2-260C-1 YEAR          |
| UCC3806QTRG3     | ACTIVE                | PLCC            | FN                 | 20   | 1000           | Green (RoHS & no Sb/Br)   | CU SN            | Level-2-260C-1 YEAR          |

(1) The marketing status values are defined as follows:

ACTIVE: Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) Eco Plan - The planned eco-friendly classification: Pb-Free (RoHS), Pb-Free (RoHS Exempt), or Green (RoHS & no Sb/Br) - please check http://www.ti.com/productcontent for the latest availability information and additional product content details.

TBD: The Pb-Free/Green conversion plan has not been defined.

**Pb-Free** (RoHS): TI's terms "Lead-Free" or "Pb-Free" mean semiconductor products that are compatible with the current RoHS requirements for all 6 substances, including the requirement that lead not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, TI Pb-Free products are suitable for use in specified lead-free processes.

**Pb-Free (RoHS Exempt):** This component has a RoHS exemption for either 1) lead-based flip-chip solder bumps used between the die and package, or 2) lead-based die adhesive used between the die and leadframe. The component is otherwise considered Pb-Free (RoHS compatible) as defined above.

**Green (RoHS & no Sb/Br):** TI defines "Green" to mean Pb-Free (RoHS compatible), and free of Bromine (Br) and Antimony (Sb) based flame retardants (Br or Sb do not exceed 0.1% by weight in homogeneous material)

(3) MSL, Peak Temp. -- The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.



# **PACKAGE OPTION ADDENDUM**

www.ti.com 16-Oct-2009

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF UCC1806, UCC2806, UCC2806M, UCC3806, UCC3806M:

• Space: UCC1806-SP

NOTE: Qualified Version Definitions:

• Space - Radiation tolerant, ceramic packaging and qualified for use in Space-based application





27-Jul-2018

### **PACKAGING INFORMATION**

| Orderable Device | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp       | Op Temp (°C) | Device Marking (4/5)                     | Samples |
|------------------|--------|--------------|--------------------|------|----------------|----------------------------|------------------|---------------------|--------------|------------------------------------------|---------|
| 5962-9457501MEA  | ACTIVE | CDIP         | J                  | 16   | 1              | TBD                        | A42              | N / A for Pkg Type  | -55 to 125   | 5962-9457501ME<br>A<br>UCC1806J/883B     | Samples |
| 5962-9457501Q2A  | ACTIVE | LCCC         | FK                 | 20   | 1              | TBD                        | POST-PLATE       | N / A for Pkg Type  | -55 to 125   | 5962-<br>9457501Q2A<br>UCC1806L/<br>883B | Samples |
| 5962-9457501V2A  | ACTIVE | LCCC         | FK                 | 20   | 1              | TBD                        | POST-PLATE       | N / A for Pkg Type  | -55 to 125   | 5962-<br>9457501V2A<br>UCC1806L<br>QMLV  | Samples |
| 5962-9457501VEA  | ACTIVE | CDIP         | J                  | 16   | 1              | TBD                        | A42              | N / A for Pkg Type  | -55 to 125   | 5962-9457501VE<br>A<br>UCC1806JQMLV      | Samples |
| UCC1806J         | ACTIVE | CDIP         | J                  | 16   | 1              | TBD                        | A42              | N / A for Pkg Type  | -55 to 125   | UCC1806J                                 | Samples |
| UCC1806J883B     | ACTIVE | CDIP         | J                  | 16   | 1              | TBD                        | A42              | N / A for Pkg Type  | -55 to 125   | 5962-9457501ME<br>A<br>UCC1806J/883B     | Samples |
| UCC1806L         | ACTIVE | LCCC         | FK                 | 20   | 1              | TBD                        | POST-PLATE       | N / A for Pkg Type  | -55 to 125   | UCC1806L                                 | Samples |
| UCC1806L883B     | ACTIVE | LCCC         | FK                 | 20   | 1              | TBD                        | POST-PLATE       | N / A for Pkg Type  | -55 to 125   | 5962-<br>9457501Q2A<br>UCC1806L/<br>883B | Samples |
| UCC2806D         | ACTIVE | SOIC         | D                  | 16   | 40             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | UCC2806D                                 | Samples |
| UCC2806DTR       | ACTIVE | SOIC         | D                  | 16   | 2500           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | UCC2806D                                 | Samples |
| UCC2806DW        | ACTIVE | SOIC         | DW                 | 16   | 40             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | UCC2806DW                                | Samples |
| UCC2806DWG4      | ACTIVE | SOIC         | DW                 | 16   | 40             | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | UCC2806DW                                | Samples |
| UCC2806DWTR      | ACTIVE | SOIC         | DW                 | 16   | 2000           | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR | -40 to 85    | UCC2806DW                                | Samples |





www.ti.com

27-Jul-2018

| Orderable Device | Status | Package Type | _       | Pins | _    | Eco Plan                   | Lead/Ball Finish | MSL Peak Temp               | Op Temp (°C) | Device Marking | Sample |
|------------------|--------|--------------|---------|------|------|----------------------------|------------------|-----------------------------|--------------|----------------|--------|
|                  | (1)    |              | Drawing |      | Qty  | (2)                        | (6)              | (3)                         |              | (4/5)          |        |
| UCC2806DWTRG4    | ACTIVE | SOIC         | DW      | 16   | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR         | -40 to 85    | UCC2806DW      | Sample |
| UCC2806J         | ACTIVE | CDIP         | J       | 16   | 1    | TBD                        | A42              | N / A for Pkg Type          | -40 to 85    | UCC2806J       | Sample |
| UCC2806M         | ACTIVE | SSOP         | DBQ     | 16   | 75   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR         | -40 to 85    | UCC2806M       | Sample |
| UCC2806MTR       | ACTIVE | SSOP         | DBQ     | 16   | 2500 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR         | -40 to 85    | UCC2806M       | Sample |
| UCC2806N         | ACTIVE | PDIP         | N       | 16   | 25   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | N / A for Pkg Type          | -40 to 85    | UCC2806N       | Sample |
| UCC2806NG4       | ACTIVE | PDIP         | N       | 16   | 25   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | N / A for Pkg Type          | -40 to 85    | UCC2806N       | Sample |
| UCC2806PW        | ACTIVE | TSSOP        | PW      | 16   | 90   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR         | -40 to 85    | 2806           | Sampl  |
| UCC2806PWTR      | ACTIVE | TSSOP        | PW      | 16   | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR         | -40 to 85    | 2806           | Sample |
| UCC2806PWTRG4    | ACTIVE | TSSOP        | PW      | 16   | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR         | -40 to 85    | 2806           | Sample |
| UCC3806DW        | ACTIVE | SOIC         | DW      | 16   | 40   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR 0 to 70 |              | UCC3806DW      | Sampl  |
| UCC3806DWG4      | ACTIVE | SOIC         | DW      | 16   | 40   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR         | 0 to 70      | UCC3806DW      | Sampl  |
| UCC3806DWTR      | ACTIVE | SOIC         | DW      | 16   | 2000 | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR         | 0 to 70      | UCC3806DW      | Sampl  |
| UCC3806J         | ACTIVE | CDIP         | J       | 16   | 1    | TBD                        | A42              | N / A for Pkg Type          | 0 to 70      | UCC3806J       | Sampl  |
| UCC3806N         | ACTIVE | PDIP         | N       | 16   | 25   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | N / A for Pkg Type 0 to 70  |              | UCC3806N       | Sampl  |
| UCC3806NG4       | ACTIVE | PDIP         | N       | 16   | 25   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | N / A for Pkg Type 0 to 70  |              | UCC3806N       | Sampl  |
| UCC3806PW        | ACTIVE | TSSOP        | PW      | 16   | 90   | Green (RoHS<br>& no Sb/Br) | CU NIPDAU        | Level-2-260C-1 YEAR         |              | 3806           | Samp   |

<sup>(1)</sup> The marketing status values are defined as follows: **ACTIVE:** Product device recommended for new designs.

**LIFEBUY:** TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

**NRND:** Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design. **PREVIEW:** Device has been announced but is not in production. Samples may or may not be available.

## PACKAGE OPTION ADDENDUM



27-Jul-2018

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

**Green:** TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead/Ball Finish Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead/Ball Finish values may wrap to two lines if the finish value exceeds the maximum column width.

**Important Information and Disclaimer:** The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.

#### OTHER QUALIFIED VERSIONS OF UCC1806, UCC1806-SP, UCC2806, UCC2806M, UCC3806, UCC3806M:

Catalog: UCC3806, UCC1806, UCC2806, UCC3806M, UCC3806

Military: UCC2806M, UCC1806

Space: UCC1806-SP

NOTE: Qualified Version Definitions:

Catalog - TI's standard catalog product



www.ti.com

# **PACKAGE OPTION ADDENDUM**

27-Jul-2018

| <ul><li>Military - QML</li></ul> | certified for | Military | and Defense | <b>Applications</b> |
|----------------------------------|---------------|----------|-------------|---------------------|
|----------------------------------|---------------|----------|-------------|---------------------|

• Space - Radiation tolerant, ceramic packaging and qualified for use in Space-based application

# PACKAGE MATERIALS INFORMATION

www.ti.com 15-Jan-2014

## TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device      |       | Package<br>Drawing |    | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|-------------|-------|--------------------|----|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| UCC2806DTR  | SOIC  | D                  | 16 | 2500 | 330.0                    | 16.4                     | 6.5        | 10.3       | 2.1        | 8.0        | 16.0      | Q1               |
| UCC2806DWTR | SOIC  | DW                 | 16 | 2000 | 330.0                    | 16.4                     | 10.75      | 10.7       | 2.7        | 12.0       | 16.0      | Q1               |
| UCC2806MTR  | SSOP  | DBQ                | 16 | 2500 | 330.0                    | 12.4                     | 6.4        | 5.2        | 2.1        | 8.0        | 12.0      | Q1               |
| UCC2806PWTR | TSSOP | PW                 | 16 | 2000 | 330.0                    | 12.4                     | 6.9        | 5.6        | 1.6        | 8.0        | 12.0      | Q1               |
| UCC3806DWTR | SOIC  | DW                 | 16 | 2000 | 330.0                    | 16.4                     | 10.75      | 10.7       | 2.7        | 12.0       | 16.0      | Q1               |

www.ti.com 15-Jan-2014



\*All dimensions are nominal

| 7 til diffictiolorio are floriffiai |                     |     |      |      |             |            |             |
|-------------------------------------|---------------------|-----|------|------|-------------|------------|-------------|
| Device                              | Device Package Type |     | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
| UCC2806DTR                          | SOIC                | D   | 16   | 2500 | 367.0       | 367.0      | 38.0        |
| UCC2806DWTR                         | SOIC                | DW  | 16   | 2000 | 367.0       | 367.0      | 38.0        |
| UCC2806MTR                          | SSOP                | DBQ | 16   | 2500 | 367.0       | 367.0      | 35.0        |
| UCC2806PWTR                         | TSSOP               | PW  | 16   | 2000 | 367.0       | 367.0      | 35.0        |
| UCC3806DWTR                         | SOIC                | DW  | 16   | 2000 | 367.0       | 367.0      | 38.0        |

# N (R-PDIP-T\*\*)

# PLASTIC DUAL-IN-LINE PACKAGE

16 PINS SHOWN



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Falls within JEDEC MS-001, except 18 and 20 pin minimum body length (Dim A).
- The 20 pin end lead shoulder width is a vendor option, either half or full width.



# FK (S-CQCC-N\*\*)

# LEADLESS CERAMIC CHIP CARRIER

28 TERMINAL SHOWN



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. This package can be hermetically sealed with a metal lid.
- D. Falls within JEDEC MS-004



# D (R-PDS0-G16)

## PLASTIC SMALL OUTLINE



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.006 (0,15) each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0.017 (0,43) each side.
- E. Reference JEDEC MS-012 variation AC.



# D (R-PDSO-G16)

# PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



## 14 LEADS SHOWN



- A. All linear dimensions are in inches (millimeters).
- B. This drawing is subject to change without notice.
- C. This package is hermetically sealed with a ceramic lid using glass frit.
- D. Index point is provided on cap for terminal identification only on press ceramic glass frit seal only.
- E. Falls within MIL STD 1835 GDIP1-T14, GDIP1-T16, GDIP1-T18 and GDIP1-T20.

PW (R-PDSO-G16)

## PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters. Dimensioning and tolerancing per ASME Y14.5M—1994.
- B. This drawing is subject to change without notice.
- Body length does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0,15 each side.
- Body width does not include interlead flash. Interlead flash shall not exceed 0,25 each side.
- E. Falls within JEDEC MO-153



# PW (R-PDSO-G16)

# PLASTIC SMALL OUTLINE



- A. All linear dimensions are in millimeters.
- B. This drawing is subject to change without notice.
- C. Publication IPC-7351 is recommended for alternate designs.
- D. Laser cutting apertures with trapezoidal walls and also rounding corners will offer better paste release. Customers should contact their board assembly site for stencil design recommendations. Refer to IPC-7525 for other stencil recommendations.
- E. Customers should contact their board fabrication site for solder mask tolerances between and around signal pads.



SMALL OUTLINE INTEGRATED CIRCUIT



Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.

4040000-2/H





SOIC



- 1. All linear dimensions are in millimeters. Dimensions in parenthesis are for reference only. Dimensioning and tolerancing
- per ASME Y14.5M.

  2. This drawing is subject to change without notice.

  3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed 0.15 mm, per side.
- 4. This dimension does not include interlead flash. Interlead flash shall not exceed 0.25 mm, per side.
- 5. Reference JEDEC registration MS-013.



SOIC



#### NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.



SOIC



#### NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.





Images above are just a representation of the package family, actual package may vary. Refer to the product data sheet for package details.







- 1. Linear dimensions are in inches [millimeters]. Dimensions in parenthesis are for reference only. Controlling dimensions are in inches. Dimensioning and tolerancing per ASME Y14.5M.
- 2. This drawing is subject to change without notice.
- 3. This dimension does not include mold flash, protrusions, or gate burrs. Mold flash, protrusions, or gate burrs shall not exceed .006 inch, per side.
- 4. This dimension does not include interlead flash.5. Reference JEDEC registration MO-137, variation AB.





NOTES: (continued)

6. Publication IPC-7351 may have alternate designs.

7. Solder mask tolerances between and around signal pads can vary based on board fabrication site.





NOTES: (continued)

- 8. Laser cutting apertures with trapezoidal walls and rounded corners may offer better paste release. IPC-7525 may have alternate design recommendations.
- 9. Board assembly site may have different recommendations for stencil design.



#### **IMPORTANT NOTICE**

Texas Instruments Incorporated (TI) reserves the right to make corrections, enhancements, improvements and other changes to its semiconductor products and services per JESD46, latest issue, and to discontinue any product or service per JESD48, latest issue. Buyers should obtain the latest relevant information before placing orders and should verify that such information is current and complete.

TI's published terms of sale for semiconductor products (http://www.ti.com/sc/docs/stdterms.htm) apply to the sale of packaged integrated circuit products that TI has qualified and released to market. Additional terms may apply to the use or sale of other types of TI products and services.

Reproduction of significant portions of TI information in TI data sheets is permissible only if reproduction is without alteration and is accompanied by all associated warranties, conditions, limitations, and notices. TI is not responsible or liable for such reproduced documentation. Information of third parties may be subject to additional restrictions. Resale of TI products or services with statements different from or beyond the parameters stated by TI for that product or service voids all express and any implied warranties for the associated TI product or service and is an unfair and deceptive business practice. TI is not responsible or liable for any such statements.

Buyers and others who are developing systems that incorporate TI products (collectively, "Designers") understand and agree that Designers remain responsible for using their independent analysis, evaluation and judgment in designing their applications and that Designers have full and exclusive responsibility to assure the safety of Designers' applications and compliance of their applications (and of all TI products used in or for Designers' applications) with all applicable regulations, laws and other applicable requirements. Designer represents that, with respect to their applications, Designer has all the necessary expertise to create and implement safeguards that (1) anticipate dangerous consequences of failures, (2) monitor failures and their consequences, and (3) lessen the likelihood of failures that might cause harm and take appropriate actions. Designer agrees that prior to using or distributing any applications that include TI products, Designer will thoroughly test such applications and the functionality of such TI products as used in such applications.

TI's provision of technical, application or other design advice, quality characterization, reliability data or other services or information, including, but not limited to, reference designs and materials relating to evaluation modules, (collectively, "TI Resources") are intended to assist designers who are developing applications that incorporate TI products; by downloading, accessing or using TI Resources in any way, Designer (individually or, if Designer is acting on behalf of a company, Designer's company) agrees to use any particular TI Resource solely for this purpose and subject to the terms of this Notice.

TI's provision of TI Resources does not expand or otherwise alter TI's applicable published warranties or warranty disclaimers for TI products, and no additional obligations or liabilities arise from TI providing such TI Resources. TI reserves the right to make corrections, enhancements, improvements and other changes to its TI Resources. TI has not conducted any testing other than that specifically described in the published documentation for a particular TI Resource.

Designer is authorized to use, copy and modify any individual TI Resource only in connection with the development of applications that include the TI product(s) identified in such TI Resource. NO OTHER LICENSE, EXPRESS OR IMPLIED, BY ESTOPPEL OR OTHERWISE TO ANY OTHER TI INTELLECTUAL PROPERTY RIGHT, AND NO LICENSE TO ANY TECHNOLOGY OR INTELLECTUAL PROPERTY RIGHT OF TI OR ANY THIRD PARTY IS GRANTED HEREIN, including but not limited to any patent right, copyright, mask work right, or other intellectual property right relating to any combination, machine, or process in which TI products or services are used. Information regarding or referencing third-party products or services does not constitute a license to use such products or services, or a warranty or endorsement thereof. Use of TI Resources may require a license from a third party under the patents or other intellectual property of the third party, or a license from TI under the patents or other intellectual property of TI.

TI RESOURCES ARE PROVIDED "AS IS" AND WITH ALL FAULTS. TI DISCLAIMS ALL OTHER WARRANTIES OR REPRESENTATIONS, EXPRESS OR IMPLIED, REGARDING RESOURCES OR USE THEREOF, INCLUDING BUT NOT LIMITED TO ACCURACY OR COMPLETENESS, TITLE, ANY EPIDEMIC FAILURE WARRANTY AND ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE, AND NON-INFRINGEMENT OF ANY THIRD PARTY INTELLECTUAL PROPERTY RIGHTS. TI SHALL NOT BE LIABLE FOR AND SHALL NOT DEFEND OR INDEMNIFY DESIGNER AGAINST ANY CLAIM, INCLUDING BUT NOT LIMITED TO ANY INFRINGEMENT CLAIM THAT RELATES TO OR IS BASED ON ANY COMBINATION OF PRODUCTS EVEN IF DESCRIBED IN TI RESOURCES OR OTHERWISE. IN NO EVENT SHALL TI BE LIABLE FOR ANY ACTUAL, DIRECT, SPECIAL, COLLATERAL, INDIRECT, PUNITIVE, INCIDENTAL, CONSEQUENTIAL OR EXEMPLARY DAMAGES IN CONNECTION WITH OR ARISING OUT OF TI RESOURCES OR USE THEREOF, AND REGARDLESS OF WHETHER TI HAS BEEN ADVISED OF THE POSSIBILITY OF SUCH DAMAGES.

Unless TI has explicitly designated an individual product as meeting the requirements of a particular industry standard (e.g., ISO/TS 16949 and ISO 26262), TI is not responsible for any failure to meet such industry standard requirements.

Where TI specifically promotes products as facilitating functional safety or as compliant with industry functional safety standards, such products are intended to help enable customers to design and create their own applications that meet applicable functional safety standards and requirements. Using products in an application does not by itself establish any safety features in the application. Designers must ensure compliance with safety-related requirements and standards applicable to their applications. Designer may not use any TI products in life-critical medical equipment unless authorized officers of the parties have executed a special contract specifically governing such use. Life-critical medical equipment is medical equipment where failure of such equipment would cause serious bodily injury or death (e.g., life support, pacemakers, defibrillators, heart pumps, neurostimulators, and implantables). Such equipment includes, without limitation, all medical devices identified by the U.S. Food and Drug Administration as Class III devices and equivalent classifications outside the U.S.

TI may expressly designate certain products as completing a particular qualification (e.g., Q100, Military Grade, or Enhanced Product). Designers agree that it has the necessary expertise to select the product with the appropriate qualification designation for their applications and that proper product selection is at Designers' own risk. Designers are solely responsible for compliance with all legal and regulatory requirements in connection with such selection.

Designer will fully indemnify TI and its representatives against any damages, costs, losses, and/or liabilities arising out of Designer's non-compliance with the terms and provisions of this Notice.